NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
176 of 345
Table 215. CLIF_TIMER0_OUTPUT_REG register (address 0090h)
* = reset value
Bit
Symbol
Access
Value
Description
31:25
RESERVED
R
0
Reserved
24
T0_RUNNING
R
0*, 1
Indicates that timer T0 is running (busy)
23:20
RESERVED
R
0
Reserved
19:0
T0_VALUE
R
00000h -
FFFFFh
Value of 20-bit counter in timer T0
00h*
reset value
Table 216. CLIF_TIMER1_OUTPUT_REG register (address 0094h)
* = reset value
Bit
Symbol
Access
Value
Description
31:25
RESERVED
R
0
Reserved
24
T1_RUNNING
R
0*, 1
Indicates that timer T1 is running (busy)
23:20
RESERVED
R
0
Reserved
19:0
T1_VALUE
R
00000h -
FFFFFh
Value of 20-bit counter in timer T1
00h*
reset value
Table 217. CLIF_TIMER2_OUTPUT_REG register (address 0098h)
* = reset value
Bit
Symbol
Access
Value
Description
31:25
RESERVED
R
0
Reserved
24
T2_RUNNING
R
0*, 1
Indicates that timer T2 is running (busy)
23:20
RESERVED
R
0
Reserved
19:0
T2_VALUE
R
00000h -
FFFFFh
Value of 20-bit counter in timer T2
00h*
reset value
Table 218. CLIF_TIMER3_CONFIG_REG register (address 009Ch)
* = reset value
Bit
Symbol
Access
Value
Description
31
T3_RUNNING
R
0*, 1
Indicates that timer T3 is running (busy)
30:28
RESERVED
R
0*, 1
Reserved
27:8
T3_START_VALUE
R/W
Oh*- FFFFFh
Start value of timer T3
7:3
RESERVED
R
0
Reserved
2
T3_START_NOW
D
0*, 1
Start value of timer T3
1
T3_CLOCK_SEL
R/W
0*, 1
Select the timer clock frequency
0
HFO clock
1
LFO clock
0
T3_ENABLE
R/W
0*, 1
Enables timer T3