Port Integration Module (S12VRPPIMV1)
MC9S12VRP Family Reference Manual Rev. 1.3
84
NXP Semiconductors
Figure 2-33. Illustration of I/O pin functionality
The general-purpose data direction configuration can be overruled by an enabled peripheral function
shared on the same pin (
). If more than one peripheral function is available and enabled at the
same time, the highest ranked module according the predefined priority scheme in the tables of
Section 2.2, External Signal Description
will take precedence on the pin.
Table 2-40. Effect of Enabled Features
Enabled Feature
1
1
If applicable the appropriate routing configuration must be set for the signals to take effect on the pins.
Related Signal(s)
Effect on I/O state
CPMU OSC
EXTAL, XTAL
CPMU takes control
TIMx output compare y
IOCx_y
Forced output
TIMx input capture y
IOCx_y
None
2
2
DDR maintains control
SCIx TXDx
SCI
takes
control
RXDx
Forced input
PWM channel x
PWMx
Forced output
ADC channel x
ANx
None
3
3
To use the digital input function the related bit in Digital Input Enable Register (DIENAD) must be set to logic
level “1”.
AMPx
AMPx, AMPPx, AMPMx
None
IRQ
IRQ
Forced input
XIRQ
XIRQ
Forced input
LINPHY
LPTXD
Forced input
LPRXD, LPDR1
Forced output
PTx
DDRx
output enable
port enable
1
0
1
0
Pin
data out
Periph.
data in
Module
1
0
synch.
PTIx
Содержание MC9S12VRP64
Страница 16: ...MC9S12VRP Family Reference Manual Rev 1 3 16 NXP Semiconductors ...
Страница 46: ...Device Overview S12VRP Series MC9S12VRP Family Reference Manual Rev 1 3 46 NXP Semiconductors ...
Страница 92: ...Port Integration Module S12VRPPIMV1 MC9S12VRP Family Reference Manual Rev 1 3 92 NXP Semiconductors ...
Страница 106: ...S12G Memory Map Controller S12GMMCV1 MC9S12VRP Family Reference Manual Rev 1 3 106 NXP Semiconductors ...
Страница 192: ...Background Debug Module S12SBDMV1 MC9S12VRP Family Reference Manual Rev 1 3 192 NXP Semiconductors ...
Страница 236: ...S12S Debug Module S12DBGV2 MC9S12VRP Family Reference Manual Rev 1 3 236 NXP Semiconductors ...
Страница 244: ...Interrupt Module S12SINTV1 MC9S12VRP Family Reference Manual Rev 1 3 244 NXP Semiconductors ...
Страница 340: ...Serial Communication Interface S12SCIV6 MC9S12VRP Family Reference Manual Rev 1 3 340 NXP Semiconductors ...
Страница 358: ...Timer Module TIM16B2CV3 MC9S12VRP Family Reference Manual Rev 1 3 358 NXP Semiconductors ...
Страница 424: ...LIN Physical Layer S12LINPHYV2 MC9S12VRP Family Reference Manual Rev 1 3 424 NXP Semiconductors ...
Страница 436: ...Supply Voltage Sensor BATSV2 MC9S12VRP Family Reference Manual Rev 1 3 436 NXP Semiconductors ...
Страница 488: ...64 KByte Flash Module S12FTMRG64K4KV2 MC9S12VRP Family Reference Manual Rev 1 3 488 NXP Semiconductors ...
Страница 528: ...NVM Electrical Parameters MC9S12VRP Family Reference Manual Rev 1 3 528 NXP Semiconductors ...
Страница 529: ...MC9S12VRP Family Reference Manual Rev 1 3 NXP Semiconductors 529 Appendix J Package Information ...
Страница 530: ...Package Information MC9S12VRP Family Reference Manual Rev 1 3 530 NXP Semiconductors ...
Страница 531: ...Package Information MC9S12VRP Family Reference Manual Rev 1 3 NXP Semiconductors 531 ...
Страница 532: ...Package Information MC9S12VRP Family Reference Manual Rev 1 3 532 NXP Semiconductors ...