Chapter 19 Debug Module (DBG) (64K)
MC9S08LG32 MCU Series, Rev. 5
362
Freescale Semiconductor
19.3.2.13 Debug Trigger Register (DBGT)
Module Base + 0x000D
7
6
5
4
3
2
1
0
R
TRGSEL
BEGIN
0
0
TRG
W
2
POR
or non-
end-run
0
1
0
0
0
0
0
0
Reset
end-run
1
1
In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the control bits in this register do not change after reset.
2
The DBG trigger register (DBGT) can not be changed unless ARM=0.
U
U
0
0
U
U
U
U
= Unimplemented or Reserved
Figure 19-14. Debug Trigger Register (DBGT)
Table 19-15. DBGT Field Descriptions
Field
Description
7
TRGSEL
Trigger Selection Bit
— The TRGSEL bit controls the triggering condition for the comparators. See
Section 19.4.4, “Trigger Break Control (TBC)
,
”
for more information.
0 Trigger on any compare address access
1 Trigger if opcode at compare address is executed
6
BEGIN
Begin/End Trigger Bit
— The BEGIN bit controls whether the trigger begins or ends storing of data in FIFO.
0 Trigger at end of stored data
1 Trigger before storing data
3–0
TRG
Trigger Mode Bits
— The TRG bits select the trigger mode of the DBG module as shown in
Table 19-16. Trigger Mode Encoding
TRG Value
Meaning
0000
A Only
0001
A Or B
0010
A Then B
0011
Event Only B
0100
A Then Event Only B
0101
A And B (Full Mode)
0110
A And Not B (Full mode)
0111
Inside Range
1000
Outside Range
Содержание MC9S08LG16
Страница 2: ......
Страница 4: ......
Страница 8: ......
Страница 20: ......
Страница 26: ...Chapter 1 Device Overview MC9S08LG32 MCU Series Rev 5 26 Freescale Semiconductor...
Страница 40: ...Chapter 2 Pins and Connections MC9S08LG32 MCU Series Rev 5 40 Freescale Semiconductor...
Страница 96: ...Chapter 5 Resets Interrupts and General System Control MC9S08LG32 MCU Series Rev 5 96 Freescale Semiconductor...
Страница 296: ...Chapter 12 Serial Peripheral Interface S08SPIV4 MC9S08LG32 MCU Series Rev 5 296 Freescale Semiconductor...
Страница 372: ......