DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
36 of 313
NXP Semiconductors
UM10601
Chapter 4: LPC800 System configuration (SYSCON)
4.6.32 Power configuration register
The PDRUNCFG register controls the power to the various analog blocks. This register
can be written to at any time while the chip is running, and a write will take effect
immediately with the exception of the power-down signal to the IRC.
To avoid glitches when powering down the IRC, the IRC clock is automatically switched off
at a clean point. Therefore, for the IRC a delay is possible before the power-down state
takes effect.
Table 36.
Wake-up configuration register (PDAWAKECFG, address 0x4004 8234) bit
description
Bit
Symbol
Value Description
Reset value
0
IRCOUT_PD
IRC oscillator output wake-up configuration
0
0
Powered
1
Powered down
1
IRC_PD
IRC oscillator power-down wake-up configuration
0
0
Powered
1
Powered down
2
FLASH_PD
Flash wake-up configuration
0
0
Powered
1
Powered down
3
BOD_PD
BOD wake-up configuration
0
0
Powered
1
Powered down
4
-
Reserved.
1
5
SYSOSC_PD
Crystal oscillator wake-up configuration
1
0
Powered
1
Powered down
6
WDTOSC_PD
Watchdog oscillator wake-up configuration.
Changing this bit to powered-down has no effect
when the LOCK bit in the WWDT MOD register is
set. In this case, the watchdog oscillator is always
running.
1
0
Powered
1
Powered down
7
SYSPLL_PD
System PLL wake-up configuration
1
0
Powered
1
Powered down
11:8
-
Reserved. Always write these bits as 0b1101
0b1101
14:12 -
Reserved. Always write these bits as 0b110
0b110
15
ACMP
Analog comparator wake-up configuration
1
0
Powered
1
Powered down
31:16 -
-
Reserved
0