DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
133 of 313
NXP Semiconductors
UM10601
Chapter 10: LPC800 State Configurable Timer (SCT)
10.7.4 Output generation
shows one output slice of the SCT.
10.7.5 Interrupt generation
The SCT generates one interrupt to the NVIC.
Fig 12. Event selection
VHOHFW
HYHQW³L´
VHOHFW
0$7&+6(/L
LQSXWV
,26(/L
VHOHFW
67$7(0$6.L
&20%02'(L
,2&21'L
RXWSXWV
2876(/L
+(9(17L
+67$7(
/67$7(
+PDWFKHV
/PDWFKHV
Fig 13. Output slice i
6HW
UHJLVWHU³L´
&OHDU
UHJLVWHU³L´
287
UHJ
6HOHFW
(YHQWV
2XWSXW³L´
1R&KDQJH&RQIOLFW³L´
2L5(6
6(7&/5L
6&7FORFN
Fig 14. SCT interrupt generation
(QDEOH
UHJLVWHU
(YHQWV
)ODJV
UHJLVWHU
1R&KDQJH
&RQIOLFWHYHQWV
6&7LQWHUUXSW
&RQIOLFW
(QDEOH
UHJLVWHU
&RQIOLFW
)ODJV
UHJLVWHU