UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
318 of 464
NXP Semiconductors
UM10850
Chapter 23: LPC5410x I2C-bus interfaces (I2C0/1/2)
23.6.4 Interrupt Enable Clear register
Writing a 1 to a bit position in INTENCLR clears the corresponding position in the
INTENSET register, disabling that interrupt. INTENCLR is a write-only register.
Bits that do not correspond to defined bits in INTENSET are reserved and only zeroes
should be written to them.
19
MONIDLEEN
Monitor Idle interrupt Enable.
0
0
Disabled. The MonIdle interrupt is disabled.
1
Enabled. The MonIdle interrupt is enabled.
23:20
-
Reserved. Read value is undefined, only zero should be written.
NA
24
EVENTTIMEOUTEN
Event time-out interrupt Enable.
0
0
Disabled. The Event time-out interrupt is disabled.
1
Enabled. The Event time-out interrupt is enabled.
25
SCLTIMEOUTEN
SCL time-out interrupt Enable.
0
0
Disabled. The SCL time-out interrupt is disabled.
1
Enabled. The SCL time-out interrupt is enabled.
31:26
-
Reserved. Read value is undefined, only zero should be written.
NA
Table 348. Interrupt Enable Set and read register (INTENSET, address offset 0x008) bit description
Bit
Symbol
Value Description
Reset value
Table 349. Address map INTENCLR register
Peripheral
Base address
Offset
Increment
Dimension
I2C0
0x4009 4000
0x00C
-
1
I2C1
0x4009 8000
0x00C
-
1
I2C2
0x4009 C000
0x00C
-
1
Table 350. Interrupt Enable Clear register (INTENCLR, address offset 0x00C) bit description
Bit
Symbol
Description
Reset value
0
MSTPENDINGCLR
Master Pending interrupt clear. Writing 1 to this bit clears the corresponding bit
in the INTENSET register if implemented.
0
3:1
-
Reserved. Read value is undefined, only zero should be written.
NA
4
MSTARBLOSSCLR
Master Arbitration Loss interrupt clear.
0
5
-
Reserved. Read value is undefined, only zero should be written.
NA
6
MSTSTSTPERRCLR
Master Start/Stop Error interrupt clear.
0
7
-
Reserved. Read value is undefined, only zero should be written.
NA
8
SLVPENDINGCLR
Slave Pending interrupt clear.
0
10:9
-
Reserved. Read value is undefined, only zero should be written.
NA
11
SLVNOTSTRCLR
Slave Not Stretching interrupt clear.
0
14:12 -
Reserved. Read value is undefined, only zero should be written.
NA
15
SLVDESELCLR
Slave Deselect interrupt clear.
0
16
MONRDYCLR
Monitor data Ready interrupt clear.
0
17
MONOVCLR
Monitor Overrun interrupt clear.
0
18
-
Reserved. Read value is undefined, only zero should be written.
NA
19
MONIDLECLR
Monitor Idle interrupt clear.
0