UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
185 of 362
NXP Semiconductors
UM10208
Chapter 15: LPC2800 GPDMA
4.2.9 Alternate Transfer Length Registers (DMA[0..7]AltLength -
0x8010 3A08..3A78)
4.2.10 Alternate Configuration Registers (DMA[0..7]AltConfig -
0x8010 3A0C..3A7C)
4.2.11 Global Enable Register (DMA_Enable - 0x8010 3C00)
This register provides a means to read or write the Enable bits of all the GPDMA
channels. It can be written during system initialization, and it can be read to determine the
current status of all the channels. For dynamic enabling and disabling of GPDMA
channels, use the individual Channel Enable registers (
shows the Global Enable Register.
Table 205. Alternate Transfer Length Registers (DMA[0..7]AltLength - 0x8010 3A08..3A78)
Bit
Symbol Description
Reset
Value
11:0
This write-only register can be used to set a channel’s transfer length,
just like the main Transfer Length Register.
NA
31:12
Reserved, user software should not write ones to reserved bits.
Table 206. Alternate Configuration Registers (DMA[0..7]AltConfig - 0x8010 3A0C..3A7C)
Bit
Symbol Description
Reset
Value
18:0
This write-only register can be used to set a channel’s configuration, just
like the main Channel Configuration Register.
NA
31:19 -
Reserved, user software should not write ones to reserved bits.
-
Table 207. Global Enable Register (DMA_Enable - 0x8010 3C00)
Bit
Symbol Description
Reset
Value
0
This bit is equivalent to bit 0 of channel 0’s Enable Register.
0
1
This bit is equivalent to bit 0 of channel 1’s Enable Register.
0
2
This bit is equivalent to bit 0 of channel 2’s Enable Register.
0
3
This bit is equivalent to bit 0 of channel 3’s Enable Register.
0
4
This bit is equivalent to bit 0 of channel 4’s Enable Register.
0
5
This bit is equivalent to bit 0 of channel 5’s Enable Register.
0
6
This bit is equivalent to bit 0 of channel 6’s Enable Register.
0
7
This bit is equivalent to bit 0 of channel 7’s Enable Register.
0
31:8
Reserved, user software should not write ones to reserved bits. The
value read from a reserved bit is not defined.