
UM10237_2
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 02 — 19 December 2008
777 of 792
NXP Semiconductors
UM10237
Chapter 36: LPC24XX Supplementary information
External memory interface . . . . . . . . . . . . . . . 95
32-bit wide memory bank connection . . . . . . 96
16-bit wide memory bank connection . . . . . . 97
8-bit wide memory bank connection . . . . . . . 98
Memory configuration example . . . . . . . . . . . 99
Chapter 6: LPC24XX Memory Accelerator Module (MAM)
How to read this chapter . . . . . . . . . . . . . . . . 100
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . 100
Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100
Memory Acceleration Module blocks. . . . . . 101
Flash memory bank . . . . . . . . . . . . . . . . . . . 101
Instruction latches and data latches . . . . . . . 102
Flash programming Issues . . . . . . . . . . . . . . 102
Memory Accelerator Module operating modes .
102
MAM configuration . . . . . . . . . . . . . . . . . . . . 103
Register description . . . . . . . . . . . . . . . . . . . 104
MAM Control Register (MAMCR - 0xE01F C000)
104
MAM Timing Register (MAMTIM - 0xE01F C004)
104
MAM usage notes . . . . . . . . . . . . . . . . . . . . . 106
Chapter 7: LPC24XX Vectored Interrupt Controller (VIC)
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 108
Description . . . . . . . . . . . . . . . . . . . . . . . . . . . 108
Register description . . . . . . . . . . . . . . . . . . . 108
Software Interrupt Clear Register
(VICSoftIntClear - 0xFFFF F01C). . . . . . . . . 111
IRQ Status Register (VICIRQStatus -
0xFFFF F000) . . . . . . . . . . . . . . . . . . . . . . . . 113
FIQ Status Register (VICFIQStatus -
0xFFFF F004) . . . . . . . . . . . . . . . . . . . . . . . . 113
Vector Priority Registers 0-31
(VICVectPriority0-31 - 0xFFFF F200 to 27C). 114
Software Priority Mask Register
(VICSWPriorityMask - 0xFFFF F024) . . . . . . 114
Interrupt sources. . . . . . . . . . . . . . . . . . . . . . . 115
Chapter 8: LPC24XX Pin configuration
How to read this chapter . . . . . . . . . . . . . . . . 119
LPC2400 pin packages . . . . . . . . . . . . . . . . . 119
LPC2400 180-pin package . . . . . . . . . . . . . . 119
LPC2400 208-pin packages . . . . . . . . . . . . . 120
LPC2458 pinning information . . . . . . . . . . . 120
LPC2460/68 pinning information . . . . . . . . . 136
LPC2470/78 pinning information . . . . . . . . . 154
LPC2460/70 boot control . . . . . . . . . . . . . . . 174
Chapter 9: LPC24XX Pin connect
How to read this chapter . . . . . . . . . . . . . . . . 176
Description . . . . . . . . . . . . . . . . . . . . . . . . . . . 176
Pin function select register values. . . . . . . . 177
Pin mode select register values . . . . . . . . . . 177
Register description . . . . . . . . . . . . . . . . . . . 177