UM10462
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 5.5 — 21 December 2016
513 of 523
NXP Semiconductors
UM10462
Chapter 25: Supplementary information
25.6 Contents
Chapter 1: LPC11U3x/2x/1x Introductory information
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Ordering information . . . . . . . . . . . . . . . . . . . . 8
Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Chapter 2: LPC11U3x/2x/1x Memory mapping
How to read this chapter . . . . . . . . . . . . . . . . . 14
Memory map . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Chapter 3: LPC11U3x/2x/1x System control block
How to read this chapter . . . . . . . . . . . . . . . . . 19
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 19
Clocking and power control . . . . . . . . . . . . . . 19
Register description . . . . . . . . . . . . . . . . . . . . 20
System memory remap register . . . . . . . . . . . 22
Peripheral reset control register . . . . . . . . . . . 23
System PLL control register . . . . . . . . . . . . . . 23
System PLL status register. . . . . . . . . . . . . . . 24
USB PLL control register . . . . . . . . . . . . . . . . 24
USB PLL status register . . . . . . . . . . . . . . . . . 25
System oscillator control register . . . . . . . . . . 25
Watchdog oscillator control register . . . . . . . . 26
Internal resonant crystal control register. . . . . 27
System reset status register . . . . . . . . . . . . . . 27
System PLL clock source select register . . . . 27
System PLL clock source update register . . . 29
USB PLL clock source select register. . . . . . . 29
USB PLL clock source update enable register 29
Main clock source select register . . . . . . . . . . 30
Main clock source update enable register . . . 30
System clock divider register . . . . . . . . . . . . . 30
System clock control register . . . . . . . . . . . . . 31
SSP0 clock divider register. . . . . . . . . . . . . . . 33
USART clock divider register . . . . . . . . . . . . . 33
SSP1 clock divider register. . . . . . . . . . . . . . . 34
USB clock source select register . . . . . . . . . . 34
USB clock source update enable register. . . . 34
USB clock divider register. . . . . . . . . . . . . . . . 35
source select register. . . . . . . 35
CLKOUT clock source update enable register 35
CLKOUT clock divider register . . . . . . . . . . . . 36
POR captured PIO status register 0 . . . . . . . . 36
POR captured PIO status register 1 . . . . . . . . 36
BOD control register . . . . . . . . . . . . . . . . . . . . 36
System tick counter calibration register . . . . . 37
IRQ latency register . . . . . . . . . . . . . . . . . . . . 37
NMI source selection register . . . . . . . . . . . . . 38
Pin interrupt select registers . . . . . . . . . . . . . . 38
USB clock control register . . . . . . . . . . . . . . . 39
USB clock status register . . . . . . . . . . . . . . . . 39
Interrupt wake-up enable register 0 . . . . . . . . 40
Interrupt wake-up enable register 1 . . . . . . . . 40
Deep-sleep mode configuration register. . . . . 41
Wake-up configuration register . . . . . . . . . . . 42
Power configuration register . . . . . . . . . . . . . 43
Device ID register . . . . . . . . . . . . . . . . . . . . . 44
Flash memory access . . . . . . . . . . . . . . . . . . 45
Reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45
Start-up behavior. . . . . . . . . . . . . . . . . . . . . . . 46
Brown-out detection . . . . . . . . . . . . . . . . . . . . 46
Power management . . . . . . . . . . . . . . . . . . . . 47
Active mode . . . . . . . . . . . . . . . . . . . . . . . . . . 48
Power configuration in Active mode. . . . . . . . 48
Sleep mode . . . . . . . . . . . . . . . . . . . . . . . . . . 48
Power configuration in Sleep mode . . . . . . . . 48
Programming Sleep mode . . . . . . . . . . . . . . . 48
Wake-up from Sleep mode . . . . . . . . . . . . . . 49
Deep-sleep mode. . . . . . . . . . . . . . . . . . . . . . 49
Power configuration in Deep-sleep mode . . . 49
Programming Deep-sleep mode . . . . . . . . . . 49
Wake-up from Deep-sleep mode . . . . . . . . . . 50
Power-down mode . . . . . . . . . . . . . . . . . . . . . 50
Power configuration in Power-down mode . . 51
Programming Power-down mode . . . . . . . . . 51
Wake-up from Power-down mode . . . . . . . . . 51
Deep power-down mode . . . . . . . . . . . . . . . . 52
Programming Deep power-down mode . . . . . 52
Wake-up from Deep power-down mode . . . . 53
System PLL/USB PLL functional description 53
Lock detector . . . . . . . . . . . . . . . . . . . . . . . . . 54
Power-down control . . . . . . . . . . . . . . . . . . . . 54
Frequency selection. . . . . . . . . . . . . . . . . . . . 55