UM10462
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 5.5 — 21 December 2016
21 of 523
NXP Semiconductors
UM10462
Chapter 3: LPC11U3x/2x/1x System control block
In addition to the system control block registers described in
timing register, which can be re-configured as part the system setup, is described in
. This register is not part of the system configuration block.
All address offsets not shown in
are reserved and should not be
written.
Table 5.
Register overview: system control block (base address 0x4004 8000)
Name
Access
Offset
Description
Reset value
Reset value
after boot
Reference
SYSMEMREMAP
R/W
0x000
System memory remap
0x02
0x02
PRESETCTRL
R/W
0x004
Peripheral reset control
0
0
SYSPLLCTRL
R/W
0x008
System PLL control
0
0
SYSPLLSTAT
R
0x00C
System PLL status
0
0
USBPLLCTRL
R/W
0x010
USB PLL control
0
0
USBPLLSTAT
R
0x014
USB PLL status
0
0
SYSOSCCTRL
R/W 0x020
System
oscillator
control
0
0
WDTOSCCTRL
R/W 0x024
Watchdog
oscillator
control
0
0
IRCCTRL
R/W
0x028
IRC control
0x080
-
-
- 0x02C
Reserved
-
-
-
SYSRSTSTAT
R/W
0x030
System reset status register
0x3
0x3
SYSPLLCLKSEL
R/W
0x040
System PLL clock source select
0x1
0x1
SYSPLLCLKUEN
R/W
0x044
System PLL clock source update
enable
0x1
0x1
USBPLLCLKSEL
R/W
0x048
USB PLL clock source select
0
0
USBPLLCLKUEN
R/W
0x04C
USB PLL clock source update enable 0
0
MAINCLKSEL
R/W
0x070
Main clock source select
0
0
MAINCLKUEN
R/W
0x074
Main clock source update enable
0x1
0x1
SYSAHBCLKDIV
R/W
0x078
System clock divider
0x1
0x1
SYSAHBCLKCTRL R/W
0x080
System clock control
0x3F
0x0800485F
SSP0CLKDIV
R/W
0x094
SSP0 clock divider
0
0x1
UARTCLKDIV
R/W
0x098
UART clock divider
0
0
SSP1CLKDIV
R/W
0x09C
SSP1 clock divider
0
0
-
-
0x0A0 -
0x0BC
Reserved
-
-
-
USBCLKSEL
R/W
0x0C0
USB clock source select
0
0
USBCLKUEN
R/W
0x0C4
USB clock source update enable
0
0
USBCLKDIV
R/W
0x0C8
USB clock source divider
0
0x1
-
-
0x0CC
Reserved
-
-
CLKOUTSEL
R/W
0x0E0
CLKOUT clock source select
0
0
CLKOUTUEN
R/W
0x0E4
CLKOUT clock source update enable 0
0
CLKOUTDIV
R/W
0x0E8
CLKOUT clock divider
0
0
PIOPORCAP0
R
0x100
POR captured PIO status 0
user dependent user
dependent
PIOPORCAP1
R
0x104
POR captured PIO status 1
user dependent user
dependent