CANx_CBT field descriptions (continued)
Field
Description
Resync Jump Width = ERJW + 1.
15–10
EPROPSEG
Extended Propagation Segment
This 6-bit field defines the length of the Propagation Segment in the bit time when CAN_CBT[BTF] bit is
asserted, otherwise it has no effect. It extends the CAN_CTRL1[PROPSEG] value range. This field can be
written only in Freeze mode because it is blocked by hardware in other modes.
Propagation Segment Time = (EP 1) × Time-Quanta.
Time-Quantum = one Sclock period.
9–5
EPSEG1
Extended Phase Segment 1
This 5-bit field defines the length of Phase Segment 1 in the bit time when CAN_CBT[BTF] bit is asserted,
otherwise it has no effect. It extends the CAN_CTRL1[PSEG1] value range. This field can be written only
in Freeze mode because it is blocked by hardware in other modes.
Phase Buffer Segment 1 = ( 1) × Time-Quanta.
Time-Quantum = one Sclock period.
EPSEG2
Extended Phase Segment 2
This 5-bit field defines the length of Phase Segment 2 in the bit time when CAN_CBT[BTF] bit is asserted,
otherwise it has no effect. It extends the CAN_CTRL1[PSEG2] value range. This field can be written only
in Freeze mode because it is blocked by hardware in other modes.
Phase Buffer Segment 1 = ( 1) × Time-Quanta.
Time-Quantum = one Sclock period.
43.4.18 Rx Individual Mask Registers (CANx_RXIMRn)
The RX Individual Mask Registers are used to store the acceptance masks for ID filtering
in Rx MBs and the Rx FIFO.
When the Rx FIFO is disabled (CAN_MCR[RFEN] bit is negated), an individual mask is
provided for each available Rx Mailbox on a one-to-one correspondence. When the Rx
FIFO is enabled (CAN_MCR[RFEN] bit is asserted), an individual mask is provided for
each Rx FIFO ID Filter Table Element on a one-to-one correspondence depending on the
setting of CAN_CTRL2[RFFN] (see
).
CAN_RXIMR0 stores the individual mask associated to either MB0 or ID Filter Table
Element 0, CAN_RXIMR1 stores the individual mask associated to either MB1 or ID
Filter Table Element 1 and so on.
CAN_RXIMR registers can only be accessed by the CPU while the module is in Freeze
mode, otherwise, they are blocked by hardware. These registers are not affected by reset.
They are located in RAM and must be explicitly initialized prior to any reception.
Memory map/register definition
KV4x Reference Manual, Rev. 2, 02/2015
1120
Preliminary
Freescale Semiconductor, Inc.
Содержание freescale KV4 Series
Страница 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Страница 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Страница 82: ...JTAG Controller Configuration KV4x Reference Manual Rev 2 02 2015 82 Preliminary Freescale Semiconductor Inc...
Страница 88: ...System Register file KV4x Reference Manual Rev 2 02 2015 88 Preliminary Freescale Semiconductor Inc...
Страница 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Страница 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Страница 150: ...Pinout diagrams KV4x Reference Manual Rev 2 02 2015 150 Preliminary Freescale Semiconductor Inc...
Страница 170: ...Functional description KV4x Reference Manual Rev 2 02 2015 170 Preliminary Freescale Semiconductor Inc...
Страница 212: ...Functional description KV4x Reference Manual Rev 2 02 2015 212 Preliminary Freescale Semiconductor Inc...
Страница 284: ...Functional description KV4x Reference Manual Rev 2 02 2015 284 Preliminary Freescale Semiconductor Inc...
Страница 294: ...Functional description KV4x Reference Manual Rev 2 02 2015 294 Preliminary Freescale Semiconductor Inc...
Страница 330: ...Functional description KV4x Reference Manual Rev 2 02 2015 330 Preliminary Freescale Semiconductor Inc...
Страница 450: ...Initialization application information KV4x Reference Manual Rev 2 02 2015 450 Preliminary Freescale Semiconductor Inc...
Страница 512: ...Interrupts and DMA Requests KV4x Reference Manual Rev 2 02 2015 512 Preliminary Freescale Semiconductor Inc...
Страница 520: ...Memory Map and Register Descriptions KV4x Reference Manual Rev 2 02 2015 520 Preliminary Freescale Semiconductor Inc...
Страница 580: ...Initialization Application information KV4x Reference Manual Rev 2 02 2015 580 Preliminary Freescale Semiconductor Inc...
Страница 660: ...Functional description KV4x Reference Manual Rev 2 02 2015 660 Preliminary Freescale Semiconductor Inc...
Страница 1038: ...Example configuration for chained timers KV4x Reference Manual Rev 2 02 2015 1038 Preliminary Freescale Semiconductor Inc...
Страница 1074: ...Functional description KV4x Reference Manual Rev 2 02 2015 1074 Preliminary Freescale Semiconductor Inc...
Страница 1168: ...Initialization application information KV4x Reference Manual Rev 2 02 2015 1168 Preliminary Freescale Semiconductor Inc...
Страница 1264: ...Initialization application information KV4x Reference Manual Rev 2 02 2015 1264 Preliminary Freescale Semiconductor Inc...
Страница 1336: ...Functional description KV4x Reference Manual Rev 2 02 2015 1336 Preliminary Freescale Semiconductor Inc...
Страница 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...