
NXP Semiconductors
AN13125
IW416 Design Guide
•
Keep XTAL_IN and XTAL_OUT traces as short as possible, as shown in
Figure 8. Crystal PCB layout
•
Make sure XTAL_IN and XTAL_OUT traces are referenced to the solid ground plane in
the second layer.
•
Place the ground guard with ground stitching vias around the XTAL_IN and XTAL_OUT
.
•
To minimize the reference clock signals, cut out all internal metal planes under the
crystal and keep the last ground plane as the reference plane.
AN13125
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2021. All rights reserved.
Application note
Rev. 1 — 26 May 2021
10 / 33