
Mini57
Apr. 06, 2017
Page 198 of 475
Rev.1.00
MINI5
7
S
E
RI
E
S
TECH
NIC
A
L R
E
F
E
RE
N
CE
MA
N
UA
L
Bits
Description
11 = The timer is operating in Continuous Counting mode. The associated interrupt signal
is generated when TIMERx_CNT = TIMERx_CMP (if INTEN is enabled). However, the
24-bit up-timer counts continuously. Please refer to 6.12.5.2 for detailed description about
Continuous Counting mode operation.
[26]
RSTCNT
Timer Reset
0 = No effect.
1 = Reset 8-bit PSC counter, 24-bit up counter value and CNTEN bit if ACTSTS is 1.
[25]
ACTSTS
Timer Active Status (Read Only)
This bit indicates the 24-bit up counter status.
0 = 24-bit up counter is not active.
1 = 24-bit up counter is active.
[24]
EXTCNTEN
Counter Mode Enable Bit
This bit is for external counting pin function enabled. When timer is used as an event
counter, this bit should be set to 1 and select HCLK as timer clock source. Please refer to
section “Event Counting Mode” for detailed description.
0 = External event counter mode Disabled.
1 = External event counter mode Enabled.
[23]
WKEN
Wake-up Enable Bit
When WKEN is set and the TIF or CAPIF is set, the timer controller will generator a
wake-up trigger event to CPU.
0 = Wake-up trigger event Disabled.
1 = Wake-up trigger event Enabled.
[22:18]
Reserved
Reserved.
[17]
CMPCTL
TIMERx_CMP Mode Control
0 = In One-shot or Periodic mode, when writing new CMPDAT, the timer counter will
reset.
1 = In One-shot or Periodic mode, when write new CMPDAT if new CMPDAT > CNT
(TIMERx_CNT[23:0])(current counter), the timer counter keeps counting and will not
reset. If new CMPDAT <= CNT(current counter), timer counter will be reset.
[16]
CNTDATEN
Data Load Enable Bit
When CNTDATEN is set, CNT (TIMERx_CNT[23:0]) (Timer Data Register) will be
updated continuously with the 24-bit up-timer value as the timer is counting.
0 = Timer Data Register update Disabled.
1 = Timer Data Register update Enabled while Timer counter is active.
[15:8]
Reserved
Reserved.
[7:0]
PSC
Prescale Counter
Timer input clock source is divided by (PSC+1) before it is fed to the Timer up counter. If
this field is 0 (PSC = 0), then there is no scaling.
Содержание Mini57 Series
Страница 376: ...Mini57 Apr 06 2017 Page 376 of 475 Rev 1 00 MINI57 SERIES TECHNICAL REFERENCE MANUAL 1 Receive buffer is full ...
Страница 472: ...Mini57 Apr 06 2017 Page 472 of 475 Rev 1 00 MINI57 SERIES TECHNICAL REFERENCE MANUAL 1 3 20 Pin TSSOP 4 4x6 5x0 9 mm ...
Страница 473: ...Mini57 Apr 06 2017 Page 473 of 475 Rev 1 00 MINI57 SERIES TECHNICAL REFERENCE MANUAL 9 1 33 pin QFN33 4x4x0 8 mm ...