
NT6862-5xxxx
25
Enable
Enable
Enable
Enable
Reset
Reset
8us
16.384 ms
ENHSEL
Control
Logic
V sync.
Latch
H sync.
Latch
Sync
Separator
H
HPOLI
VPOLI
V
H
HPOLO
VPOLO
H & V
Sync.
Polarity
Detector
H Sync.
Output
Control
FREE_RUN
Control
VSYNC
INPUT
HSYNC
INPUT
HSYNCO
0
1
1
0
VSYNCO
HCNTL
HCNTH
Digital
Filter
VCNTL
VCNTH
S/C
V
0
1
V
Jitter Filter
& Schmitt
Trigger
Digital
Filter
Schmitt
Trigger
H sync.
counter
V sync.
counter
V Sync.
Output
Control
S/C
INTV
V
0
1
HSEL
32.968 ms
AUTO
MUTE
INTMUTE
FREQ0/1/2
Pattern
O/P
Control
ENPAT, PAT10/1
PATTERN
Figure 13.3. Sync. Processor Block Diagram