30
CHAPTER 3 CPU ARCHITECTURE
Figure 3-4. Data Memory Addressing (
µ
PD78081)
General Registers
32
×
8 bits
Internal ROM
8192
×
8 bits
Unusable
Internal High-speed RAM
256
×
8 bits
Special Function
Registers (SFRs)
256
×
8 bits
SFR Addressing
Register Addressing
Short Direct
Addressing
Direct Addressing
Register Indirect
Addressing
Based Addressing
Based Indexed
Addressing
F F 2 0 H
F F 1 F H
F F 0 0 H
FEFFH
FEE0H
FEDFH
F E 2 0 H
FE1FH
F E 0 0 H
FDFFH
2 0 0 0 H
1 F F F H
FFFFH
0 0 0 0 H
Содержание NEC PD78081(A)
Страница 23: ...xii MEMO...
Страница 37: ...14 CHAPTER 1 OUTLINE MEMO...
Страница 47: ...24 CHAPTER 2 PIN FUNCTION MEMO...
Страница 91: ...68 CHAPTER 4 PORT FUNCTIONS MEMO...
Страница 125: ...102 CHAPTER 6 8 BIT TIMER EVENT COUNTERS 5 AND 6 MEMO...
Страница 157: ...134 CHAPTER 10 A D CONVERTER MEMO...
Страница 193: ...170 CHAPTER 11 SERIAL INTERFACE CHANNEL 2 MEMO...
Страница 253: ...230 CHAPTER 16 INSTRUCTION SET MEMO...
Страница 269: ...246 APPENDIX B EMBEDDED SOFTWARE MEMO...