µ
PD75512
34
9. RESET FUNCTION
When the RESET signal is input, the
µ
PD75512 is reset and each hardware is initialized as indicated in Table
9-1. Fig. 9-1 shows the reset operation timing.
RESET input
Wait
(31.3ms/4.19MHz)
Operation mode
or standby mode
HALT mode
Operation mode
Internal reset operation
Fig. 9-1 Reset Operation by RESET Input
Table 9-1 Status of Each Hardware after Reset (1/2)
Hardware
RESET Input in Standby Mode
RESET Input during Operation
Program Counter (PC)
The contents of the lower 6 bits
of address 0000H of the program
memory are set to PC13-8, and
the contents of address 0001H
are set to PC7-0.
Same as left
PSW
Carry Flag (CY)
Retained
Undefined
Skip Flag (SK0-2)
0
0
Interrupt Status Flag (IST0, 1)
0
0
Bank Enable Flag (MBE, RBE)
The contents of bit 6 of address
0000H of the program memory
are set to RBE and those of bit 7
are set to MBE.
Same as left
Stack Pointer (SP)
Undefined
Undefined
Data Memory (RAM)
Retained *
Undefined
General-Purpose Register
(X, A, H, L, D, E, B, C)
Retained
Undefined
Bank Selection Register (MBS, RBS)
0, 0
0, 0
Basic Interval
Timer
Counter (BT)
Undefined
Undefined
Timer/Event
Counter
Counter (T0)
0
0
Modulo Register
(TMOD0)
FFH
FFH
Mode Register (TM0)
0
0
TOE0, TOUT F/F
0, 0
0, 0
Mode Register (BTM)
0
0
Timer/Pulse
Generator
Modulo Register
0
Mode Register
0
Mode Register (WM)
0
Watch Timer
0
Retained
Retained
*: Data of address 0F8H to 0FDH of the data memory becomes undefined when a RESET signal is input.
Содержание mPD75512
Страница 66: ...µPD75512 66 APPENDIX B RELATED DOCUMENTS ...