Chapter 2
Analog Input
2-38
ni.com
Figure 2-24.
ai/SampleClock Timing Requirements
Outputting the AI Sample Clock Signal
You can configure the PFI 7/AI SAMP CLK pin to output the
ai/SampleClock signal. The output pin reflects the ai/SampleClock signal
regardless of what signal you specify as its source.
You specify the output to have one of two behaviors. With the pulse
behavior, your DAQ device briefly pulses the PFI 7/AI SAMP CLK pin
once for every occurrence of ai/SampleClock.
With level behavior, your DAQ device drives PFI 7/AI SAMP CLK high
during the entire sample. The device drives the pin high in response to the
ai/StartTrigger signal. The device drives the pin low in response to the last
ai/ConvertClock of the sample.
Figures 2-25 and 2-26 show the timing of pulse and level behavior of the
PFI 7/AI SAMP CLK pin.
Figure 2-25.
ai/SampleClock Input
Rising-Edge
Polarity
Falling-Edge
Polarity
t
w
t
w
= 10 ns minimum
ai/SampleClock
t
w
= 50 to 100 ns
t
w
a. Pulse Behavior
Содержание PXI-6031E
Страница 1: ...PXI 6031E...
Страница 2: ...DAQ E Series E Series User Manual E Series User Manual February 2007 370503K 01...