Figure 3. Carrier Block Diagram (KU035)
DIO Connector
(Front Panel)
Adapter Module
Connector
+5 V
+1.8 V
+12 V
GPIO
Configuration, GPIO
MGTs
Reference Clock
Power Supplies
Flash
FPGA
Triggers
Clk 100
Gen3 x8 PCIe
+12 V, +3.3 V
+12 V
Clk 10
Module Clocking
Synchronization
PLL
DRAM Bank 0
(2 GB)
DRAM Bank 1
(2 GB)
Synchronization
Connector
PCIe
Connectors
The following figure shows a block diagram of the carrier portion of the PCIe-5785 (KU040
and KU060 FPGA versions).
PCIe-5785 Getting Started Guide
|
© National Instruments
|
9