MC68HC05T16
MOTOROLA
9-15
ON-SCREEN DISPLAY
9
ON/OFF - OSD display on/off
1 (set)
–
OSD display on.
0 (clear) –
OSD display off.
For the fading feature, the whole screen is divided into several 16-horizontal-line segments. Notice
that a row might not fit into the 16-horizontal-line segments. It might cross two segments,
depending on the vertical position of a row. The way that fade-in feature works is that one line in
all 16-line segments will appear in the first fading sequence; two lines, including the one line in the
first fading sequence, will appear in the second fading sequence; four lines, including the two lines
in the second fading sequence, will appear in the third fading sequence; eight lines, including the
four lines in the third fading sequence, will appear in the fourth fading sequence; and finally, all
sixteen lines, including the eight lines in the fourth fading sequence, will appear in the fifth fading
sequence. Fade-out feature works in the opposite manner, that is, the number of display lines to
be disappeared are 8 lines, 12 lines, 14 lines, 15 lines, and all 16 lines in each disappearance
sequence, respectively. Fade out sequence for a character in a row fitting right into the
16-horizontal-line segment is illustrated in Figure 9-7. Fading rate is fixed at 32 frames per
sequence. Therefore, it takes 160 frames to execute the fade function. At 60 Hz vertical frequency,
this will take five plus seconds. Note that when display disappears, all output pins are not
tri-stated, rather they remain in their deserted states.
CDRC3 to CDRC0 - Terminated display rows
These status bits reflect the number of row displays that have been terminated. These bits are
reset only by vertical flyback and incremented by one every time a row display has been
terminated.
9.5.2
Frame Control Register 2
BR1, BR0 - Blink rate select
These bits control the blinking rate of all symbols on the TV screen. The on/off ratio of blinking is
always 3/1.
VFPOL - VFLBK input polarity select
1 (set)
–
Vertical flyback signal at VFLBK is active low.
0 (clear) –
Vertical flyback signal at VFLBK is active high.
Address
bit 7
bit 6
bit 5
bit 4
bit 3
bit 2
bit 1
bit 0
State
on reset
$1E
BR1
BR0
VFPOL
HFPOL
HTPOL
FBPOL RGBPOL
IPOL
0000 0000
TPG
83
Содержание MC68HC05T16
Страница 2: ......
Страница 14: ...MOTOROLA vi MC68HC05T16 THIS PAGE LEFT BLANK INTENTIONALLY TPG 12 ...
Страница 16: ...MOTOROLA viii MC68HC05T16 THIS PAGE LEFT BLANK INTENTIONALLY TPG 14 ...
Страница 18: ...MOTOROLA x MC68HC05T16 THIS PAGE LEFT BLANK INTENTIONALLY TPG 16 ...
Страница 26: ...MOTOROLA 2 6 MC68HC05T16 PIN DESCRIPTIONS AND INPUT OUTPUT PORTS 2 THIS PAGE LEFT BLANK INTENTIONALLY TPG 24 ...
Страница 54: ...MOTOROLA 5 12 MC68HC05T16 TIMERS 5 THIS PAGE LEFT BLANK INTENTIONALLY TPG 52 ...
Страница 64: ...MOTOROLA 6 10 MC68HC05T16 M BUS SERIAL INTERFACE 6 THIS PAGE LEFT BLANK INTENTIONALLY TPG 62 ...
Страница 92: ...MOTOROLA 10 4 MC68HC05T16 ANALOG TO DIGITAL CONVERTER 10 THIS PAGE LEFT BLANK INTENTIONALLY TPG 90 ...
Страница 106: ...MOTOROLA 11 14 MC68HC05L1 CPU CORE AND INSTRUCTION SET 11 THIS PAGE LEFT BLANK INTENTIONALLY TPG 104 ...
Страница 110: ...MOTOROLA 12 4 MC68HC05T16 LOW POWER MODES 12 THIS PAGE LEFT BLANK INTENTIONALLY TPG 108 ...
Страница 116: ...MOTOROLA 13 6 MC68HC05T16 OPERATING MODES 13 THIS PAGE LEFT BLANK INTENTIONALLY TPG 114 ...
Страница 122: ...MOTOROLA 14 6 MC68HC05T16 ELECTRICAL SPECIFICATIONS 14 THIS PAGE LEFT BLANK INTENTIONALLY TPG 120 ...
Страница 124: ...MOTOROLA 15 2 MC68HC05T16 MECHANICAL SPECIFICATIONS 15 THIS PAGE LEFT BLANK INTENTIONALLY TPG 122 ...
Страница 127: ...2 1 3 4 5 6 7 8 9 10 11 12 13 14 15 ...