MMC2001
PROGRAMMING REFERENCE
MOTOROLA
REFERENCE MANUAL
C-5
FPx — Fast Interrupt Pending Flag x
This bit indicates a pending fast interrupt request from the corresponding interrupt
source.
0 =
No request
1 =
Interrupt request pending
When a fast interrupt enable flag is set and the corresponding interrupt line is
asserted, the interrupt controller will assert a fast interrupt request (FINT CPU input).
The fast interrupt pending flags reflect the interrupt input lines which are currently
enabled to generate a fast interrupt and are asserted.
C.3 Timer/Reset Programming Model
Table C-3 shows the timer/reset module address map.
C.3.1 Reset Source/Chip Configuration Register (RSCR)
This status and control register gives the state of the reset sources and serves to
control the CLKOUT pin. Writes to this register clear any previously set status bits.
Access this register with 32-bit loads and stores only.
Table C-3 Timer/Reset Module Address Map
Address
Use
Access
10001000
Reset Source/Chip Configuration Register (RSCR)
Supervisor Only
10001004
Time-of-Day Control/Status Register (TODCSR)
Supervisor Only
10001008
Time-of-Day Seconds Register (TODSR)
Supervisor Only
1000100C
Time-of-Day Fraction Register (TODFR)
Supervisor Only
10001010
Time-of-Day Seconds Alarm Register (TODSAR)
Supervisor Only
10001014
Time-of-Day Fraction Alarm Register (TODFAR)
Supervisor Only
10001018
Reserved
Supervisor Only
1000101C
Watchdog Control Register (WCR)
Supervisor Only
10001020
Watchdog Service Register (WSR)
Supervisor Only
10001024
Interval Timer Control/Status Register (ITCSR)
Supervisor Only
10001028
PIT Data Register (ITDR)
Supervisor Only
1000102C
PIT Alternate Data Register (ITADR)
Supervisor Only
1000102E
to
10001FFF
Reserved
Supervisor Only
10002000
to
10002FFF
Not Used (Access causes transfer error)
Not Applicable
Freescale Semiconductor,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc.
..