Revision History
UG0331 User Guide Revision 15.0
1
1
Revision History
The revision history describes the changes that were implemented in the document. The changes are
listed by revision, starting with the most current publication.
1.1
Revision 15.0
The following changes were made in revision 15.0 of this document.
•
Configuration Through Libero Software and Firmware,
page 16 updated.
•
TESMAC Firmware Drivers information updated in
•
Updated register information in
•
Updated
ULPI (UTMI+ Low Pin Interface) I/O Interface,
1.2
Revision 14.0
The following changes were made in revision 14.0 of this document.
•
The power-up to functional time sequence information was updated to include the
POWER_ON_RESET_N signal. For more information, see
Power-Up to Functional Time Sequence,
•
The test cases listed in
page 648 were updated for consistency with
DS0128: IGLOO2
and SmartFusion2 Datasheet
. The VDD power-up to functional time flow diagram (
page 650) was updated to include the POWER_ON_RESET_N signal. For more information, see
VDD Power-Up to Functional Time,
•
The test cases listed in
page 651 were updated for consistency with
DS0128: IGLOO2
and SmartFusion2 Datasheet
. The DEVRST_N power-up to functional time flow diagram
(
page 651) was updated to include the POWER_ON_RESET_N signal. For more
information, see
DEVRST_N Power-Up to Functional Time,
1.3
Revision 13.0
The following changes were made in revision 13.0 of this document.
•
Updated
page 45 (SAR 84698).
•
Updated
page 120 (SAR 83563).
•
Added
System Registers Behavior for M2S005/010 Devices,
page 682 (SAR 83541).
•
Updated
page 724 (SAR 83014).
•
Updated
Software Reset Control Register,
page 693 (SAR 82129).
•
Updated
•
Updated
page 184 (SAR 85241).
1.4
Revision 12.0
The following changes were made in revision 12.0 of this document.
•
Updated
page 676 (SAR 70453).
•
Updated bit name from MSS_IOMUXSEL4UPPER[N] to MSS_IOMUXSEL4[N][2:0] in the
•
Added
Register Lock Bits Configuration,
page 674 (SAR 79854).
•
Updated
page 758 (SAR 78910).
•
Updated
Power-On Reset Generation Sequence,
•
Updated Bit number [18:1] description in
page 686 (SAR 69988).
•
Updated Register name CLRHINT[2:0] row in
page 180 (SAR 74635).
•
Updated £ to
in
Cortex-M3 Processor Overview and Debug Features,
•
Added
page 161 (M2S060 device) (SAR 78896).
Содержание SmartFusion2 MSS
Страница 1: ...UG0331 User Guide SmartFusion2 Microcontroller Subsystem ...
Страница 166: ...Cortex M3 Processor Reference Material UG0331 User Guide Revision 15 0 132 ...
Страница 200: ...Embedded NVM eNVM Controllers UG0331 User Guide Revision 15 0 166 Figure 87 System Builder Window ...
Страница 407: ...Universal Serial Bus OTG Controller UG0331 User Guide Revision 15 0 373 ...
Страница 806: ...Fabric Interface Controller UG0331 User Guide Revision 15 0 772 Figure 345 FIC Master AHB Lite Subsystem ...