System Register Block
UG0331 User Guide Revision 15.0
724
22.3.80 Smart Fusion2 eNVM Status Register
22.3.81 Device Version Register
22.3.82 MSS DDR PLL Status Register
Table 737 •
ENVM_STATUS
Bit
Number Name
Reset
Value
Description
[31:1]
Reserved
0
Reserved
0
CODE_SHADOW_EN
0
Read by the System Controller during device start-up, to
indicate whether the user has configured the device such
that code shadowing is to be performed by system
controller firmware.
Table 738 •
DEVICE_VERSION
Bit
Number Name
Reset
Value
Description
[31:20]
Reserved
0
[19:16]
IDV
0
Internal device version.
[15:0]
IDP
0
Internal device product.
Table 739 •
MSSDDR_PLL_STATUS
Bit
Number Name
Reset
Value
Description
[31:3]
Reserved
0
2
RCOSC_DIV2
Input from the System Controller, indicating whether the 50 MHz RC
oscillator is running at 25 MHz or 50 MHz.
0: Running at 25MHz
1: Running at 50MHz
1
MPLL_LOCK
0
MPLL lock status.
A LOCK signal is provided to indicate that the MPLL has locked on to the
incoming signal. LOCK asserts High to indicate that the MPLL has
achieved frequency and phase lock. Allowed values are:
0: MPLL is not in lock
1: MPLL is in lock
Microsemi recommends that LOCK is only used for test and system
status information, and is not used for critical system functions without
thorough characterization in the host system. The precision of the LOCK
discrimination can be adjusted using the LOCKWIN[2:0] controls. The
integration of the LOCK period can be adjusted using the LOCKCNT[3:0]
controls.
Содержание SmartFusion2 MSS
Страница 1: ...UG0331 User Guide SmartFusion2 Microcontroller Subsystem ...
Страница 166: ...Cortex M3 Processor Reference Material UG0331 User Guide Revision 15 0 132 ...
Страница 200: ...Embedded NVM eNVM Controllers UG0331 User Guide Revision 15 0 166 Figure 87 System Builder Window ...
Страница 407: ...Universal Serial Bus OTG Controller UG0331 User Guide Revision 15 0 373 ...
Страница 806: ...Fabric Interface Controller UG0331 User Guide Revision 15 0 772 Figure 345 FIC Master AHB Lite Subsystem ...