
DS33Z41 Quad IMUX Ethernet Mapper
79 of 167
Bit 0: BIST Pass-Fail (BISTPF).
This bit is equal to 0 after the DS33Z41 performs BIST testing on the SDRAM
and the test passes. This bit is set to 1 if the test failed. This bit is valid only after the BIST test is complete and
the BIST DN bit is set. If set this bit can only be cleared by resetting the DS33Z41.
Register Name:
GL.SDMODE1
Register Description:
Global SDRAM Mode Register 1
Register Address:
3Ah
Bit
# 7 6 5 4 3 2 1 0
Name — — — — WT
BL2
BL1
BL0
Default
0 0 0 0 0 0 1 1
Bit 3: Wrap Type (WT).
This bit is used to configure the wrap mode.
0 = Sequential
1 = Interleave
Bits 2 to 0: Burst Length 2 to 0 (BL2 to BL0).
These bits are used to determine the burst length.
Note: This register has a non-zero default value. This should be taken into consideration when initializing
the device.
Note: After changing the value of this register, the user must toggle the GL.SDMODEWS.SDMW bit to
write the new values to the SDRAM.
Register Name:
GL.SDMODE2
Register Description:
Global SDRAM Mode Register 2
Register Address:
3Bh
Bit
# 7 6 5 4 3 2 1 0
Name — — — — —
LTMOD2
LTMOD1
LTMOD0
Default
0 0 0 0 0 0 1 0
Bits 2 to 0: CAS Latency Mode (LTMOD2 to LTMOD0).
These bits are used to set up CAS latency. Note: Only
CAS latency of 2 or 3 is allowed.
Note: This register has a non-zero default value. This should be taken into consideration when initializing
the device.
Note: After changing the value of this register, the user must toggle the GL.SDMODEWS.SDMW bit to
write the new values to the SDRAM.
Register Name:
GL.SDMODEWS
Register Description:
Global SDRAM Mode Register Write Status
Register Address:
3Ch
Bit
# 7 6 5 4 3 2 1 0
Name — — — — — — —
SDMW
Default 0 0 0 0 0 0 0 0
Bit 0: SDRAM Mode Write (SDMW).
Setting this bit to 1 will write the current values of the mode control and
refresh time control registers to the SDRAM. The user must clear this bit and set it again for subsequent write
operations.