MAX32600 User’s Guide
Peripheral Management Unit (PMU)
6.3 PMU Programming Details
• This field determines the size of the transfer: 00 = 8-bit, 01 = 16-bit and 10 = 32-bit.
AND
• This bit, when set to 1, will require that all bits set in the data mask be set in the data read from the poll address. Otherwise, polling will complete when any of
the bits in the data mask are set in the data read from the poll address.
6.3.7
PMU Op Code: BRANCH (0x06)
The BRANCH op code will cause the PMU engine to read the specified address location and fetch the next op code from the specified location when the bit(s) set in
the data mask do not match those in the expected data. If a match occurs, the next op code is fetched sequentially. Read accesses may be in either the AHB or APB
memory space. APB accesses are restricted to 32-bit accesses.
Figure 6.8: PMU BRANCH Op Code Details
INT
• Set to 1 to generate an interrupt to the CPU upon completion of this op code.
STOP
Rev.1.3 April 2015
Maxim Integrated
Page 205
Содержание MAX32600
Страница 1: ...MAX32600 User s Guide April 2015...