69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 292
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
10.5
Register Summary
shows the 1-Wire bus master interface controller register allocations in the memory map.
Table 10-6. W1CDR Bit Definitions
Physical Address
0x41B0_0010
W1CDR
1-Wire Interface
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Reserved
DIVISOR
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
0
0
0
0
Bits
Access
Name
Description
31:5
—
Reserved
Reserved
4:0
R/W
DIVISOR
Divider
This field configures the i-Wire clock frequency and must be written with
.0x0B for proper 1-Wire operation.
Table 10-7. 1-Wire Bus Register Summary
Address
Name
Description
Page
0x41B0_0000
W1CMDR
1-Wire Command register
0x41B0_0004
W1TRR
1-Wire Transmit/Receive buffer
0x41B0_0008
W1INTR
1-Wire Interrupt register
0x41B0_000C
W1IER
1-Wire Interrupt Enable register
0x41B0_0010
W1CDR
1-Wire Clock Divisor register
0x41B0_0014
−
0x41BF_FFFF
Reserved
⎯
⎯