![Marvell PXA300 Скачать руководство пользователя страница 290](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615290.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 290
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
10.4.4
1-Wire Interrupt Enable Register (W1IER)
This register allows system programmers to specify which of the interrupt sources causes an interrupt. When a
reset is received, all non-reserved bits in this register except for the IAS bit are cleared to 0, disabling all interrupt
sources. by the 1-Wire controller
shows the W1IER bit definitions.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
4
R
RBF
Receive buffer full
0 = This flag is cleared when the byte is read from the Receive Buffer
register.
1 = This flag is set when there is a byte waiting to be read in the receive
buffer.
3
R
TEMT
Tx Shift register empty
0 = This flag is cleared when data is shifted into the Trx Shift register from
the transmit buffer.
1 = This flag is set after the last bit has been transmitted on the 1-Wire
bus.
NOTE:
TEMT status bit is valid upon completion of the first data transfer.
2
R
TBE
Transmit buffer empty
0 = This flag is cleared when data is written to the transmit buffer.
1 = This flag is set when the last bit is transferred to the Tx Shift register.
NOTE:
TBE status bit is valid after the first data transfer.
1
R
PDR
Presence detect result
When a Presence Detect interrupt occurs, this bit reflects the result of the
presence detect read.
0 = PDR is 0 if a slave device was found.
1 = No slave device found.
0
R
PD
Presence detect
0 = The required time after a 1-Wire reset has not elapsed or W1INTR
has been read since the last 1-Wire reset.
1 = After a 1-Wire reset has been issued, this flag is set after the
appropriate amount of time for a presence detect pulse to have
occurred.
This bit is cleared when the Interrupt register is read.
Table 10-4. W1INTR Bit Definitions (Sheet 2 of 2)
Physical Address
0x41B0_0008
W1INTR
1-Wire Interface
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Reserved
RBF
TEM
T
TB
E
PD
R
PD
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
1
1
1
0
Bits
Access
Name
Description