CPU Interface Functional Overview
PowerPC COP/JTG Interface
Copyright © 2002 Marvell
CONFIDENTIAL
Doc. No. MV-S300165-00, Rev. A
May 21, 2002, Preliminary
Document Classification: Proprietary Information
Page 31
3.8
PowerPC COP/JTG Interface
The Power PC’s common on-chip processor (COP) function allows a remote computer system (typically a PC with
dedicated hardware and debugging software) to access and control the internal operations of the processor. The
COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring
pins. The COP port must be able to independently assert HRESET or TRST to control the processor.
illustrate the different HRESET and TRST connections that IBM and Motorola recom-
mend.
Figure 10: IBM RISCWatch
TM
JTAG to HRESET, TRST, and SRESET pin Connector
Figure 11: Motorola JTAG to HRESET and TRST pin Connector
It is recommended to implement both connections on the board since different ICE tools require different connec-
tions.
describes the JTAG/COP 16-pins connectors.
HRESET from RISCWatch
HRESET to PowerPC
System HRESET
TRST to PowerPC
TRST from RISCWatch
SRESET from RISCWatch
System SRESET
SRESET to PowerPC
From target board
sources.
HRESET
QACK
COP Header
HRESET
QACK
TRST
2K
W
2K
W