19
20
Common Mode Voltage - CMOUT
Pin 25, Output Function:
Filter connection for internal bias voltage, typically 50% of VREF.
Capacitors must be connected from CMOUT to analog ground,
as shown in Figure 6. CMOUT has a typical source impedence
of 25 k
Ω
and any current drawn from this pin will alter device
performance
Reference Ground - FILT-
Pin 26, Input Function:
Ground reference for the internal sampling circuits. Must be
connected to analog ground.
Reference Filter - FILT+
Pin 27, Output Function:
Positive reference for internal sampling circuits. External
capacitors are required from FILT+ to analog ground, as shown in
Figure 6. FILT+ is not intended to supply external current.
Voltage Reference Input- VREF
Pin 28, Input Function:
Analog voltage reference. Typically 5VDC.
HARDWARE MODE
Mode Select - M0, M1, M2, M3, M4
Pins 2, 3, 4, 5 and 14, Inputs Function:
The Mode Select pins determine the operational mode of the
device as detailed in Tables 9-14. The op-tions include;
Selection of the Digital Interface Format which determines the
required relationship between the Left/Right clock, serial clock
and serial data as detailed in Figures 29-33 Selection of the
standard 15
µ
s/50
µ
s digital de-emphasis fi lter response, Figure
28, which requires re-confi guration of the digital fi lter to maintain
the proper fi lter response for 32, 44.1 or 48 kHz sample rates.
Selection of the appropriate clocking mode to match the input
sample rates. Access to the Direct Stream Digital Mode Access
to the 8x Interpolation Input Mode
CONTROL PORT MODE
Address Bit 0 / Chip Select - AD0 / CS
Pin 2, Input Function:
In
I
2
C mode, AD0 is a chip address bit. CS is used to enable the
control port interface in SPI mode. The device will enter the SPI
mode at anytime a high to low transition is detected on this pin.
Once the device has entered the SPI mode, it will remain until
either the part is reset or undergoes a power-down cycle.
Address Bit 1 / Control Data Input - AD1/CDIN
Pin 3, Input Function:
In
I
2
C mode, AD1 is a chip address bit. CDIN is the control data
input line for the control port interface in SPI mode.
Serial Control Interface Clock - SCL/CCLK
Pin 4, Input Function:
In
I
2
C mode, SCL clocks the serial control data into or from
SDA/CDOUT.
In SPI mode, CCLK clocks the serial data into AD1/CDIN and out
of SDA/CDOUT.
Serial Control Data I/O - SDA/CDOUT
Pin 5, Input/Output Function:
In
I
2
C mode, SDA is a data input/output. CDOUT is the control
data output for the control port interface in SPI mode.
M1 - Mode Select
Pin 14, Input Function:
This pin is not used in Control Port Mode and must be terminated
to ground.
SCLK
MCLK
M4
LRCK
SDATA
AOUTL+
AOUTR+
SERIAL INTERFACE
AND FORMAT SELECT
INTERPOLATION
SOFT MUTE
∆Σ
MODULATOR
DYNAMIC
DE-EMPHASIS
SWITCHED
AOUTL-
AOUTR-
FILT+
FILTER
INTERPOLATION
FILTER
FILTER
MULTI-BIT
∆Σ
MODULATOR
MULTI-BIT
ELEMENT
MATCHING
LOGIC
DYNAMIC
ELEMENT
MATCHING
LOGIC
CAPACITOR-DAC
AND FILTER
SWITCHED
CAPACITOR-DAC
AND FILTER
VREF
CMOUT
FILT-
VOLTAGE REFERENCE
HARDWARE MODE CONTROL
CLOCK
DIVIDER
(CONTROL PORT)
(AD0/CS)
M3
M2
(AD1/CDIN) (SCL/CCLK)
M1
M0
(SDA/CDOUT)
RESET
MUTEC MUTE
QD61 : CS4397
Содержание SA8400 F1N
Страница 13: ...15 QY01 PY16 QY05 QY04 QY03 QY07 QY02...
Страница 14: ...16 PH26 PH16 PR16 Q908 Q903 Q907 Q905 Q906 Q901 Q904 Q909 Q910 PY26...
Страница 33: ...3 6 IC401 CXD2753R...
Страница 50: ...3 25 3 24 3 3 SCHEMATIC DIAGRAM TO 2 6 TO 3 6 TO 3 6 Super Audio CD MODULE UNIT 1 6...
Страница 51: ...3 26 3 27 FROM 1 6 TO 3 6 TO 3 6 TO 4 6 TO 4 6 Super Audio CD MODULE UNIT 2 6...
Страница 52: ...3 29 3 28 FROM 1 6 FROM 1 6 FROM 2 6 FROM 2 6 FROM 2 6 FROM 2 6 Super Audio CD MODULE UNIT 3 6...
Страница 53: ...3 30 3 31 SIGNAL LINE Super Audio CD MODULE UNIT 4 6...
Страница 54: ...3 33 3 32 TO 6 6 Super Audio CD MODULE UNIT 5 6...
Страница 55: ...3 34 3 35 FROM 5 6 Super Audio CD MODULE UNIT 6 6...
Страница 56: ...3 37 3 36 3 4 PARTS LOCATION COMPONENT SIDE FOIL SIDE Super Audio CD MODULE UNIT...