DSP1611/17/18/27/28/29 DIGITAL SIGNAL PROCESSOR
Information Manual
Interface Guide
April 1998
15-14
DRAFT COPY
Lucent Technologies Inc.
15.4 Mask-Programmable Options
The DSP1617/18/27/28/29 contains an internal ROM that is mask-programmable. The selection of several pro-
grammable features is made when a custom ROM is encoded. These features select the input clock options and
hardware emulation or ROM security option as summarized in
.
15.4.1 Input Clock Options
For a 2X clock selection: the input clock CKI runs at twice the frequency of internal operation. If this option is
selected, TTL or CMOS levels can be applied at the CKI pin or a small-signal differential voltage can be applied
between pins CKI and CKI2.
For a 1X clock selection: the TTL, CMOS, or small signal input buffer can be chosen, or the internal oscillator can
be used with an external crystal. If the option for using an external crystal is chosen, the internal oscillator can be
used as a noninverting input buffer simply by supplying a CMOS level input to the CKI pin and leaving the CKI2 pin
open.
15.4.2 ROM Security Options (DSP1617/18/27/28/29 Only)
The DSP1600 Hardware Development System (HDS) provides on-chip in-circuit emulation and requires that the
relocatable HDS monitor routine be linked to the application code. This code's object file is called 1617hds.v#,
1618hds.v#, 1627hds.v#, 1628hds.v#, or 1629hds.v#; they must be contained entirely in the first 4 Kword page. If
on-chip in-circuit emulation is desired, a nonsecure ROM must be chosen.
Table 15-3. DSP1617/18/27/28/29 ROM Options
Features
Options
Comments
Input Clock to Processor Clock Ratio
1X
2X
†
† 2X clock option not available on the DSP1627/28/29.
See data sheets for specific maximum
CKI frequencies.
Input Clock
TTL Level
‡
CMOS Level
Small Signal
Crystal
‡ TTL and crystal options are not available on DSP1628/29.
1X or 2X, 5 V only
§
1X or 2X
1X or 2X
1X only
§ The DSP1628/29 are available at 3 V ± 10% only.
ROM Security
Nonsecure
Secure
Specify and link 16XXhds.v#
††
,
allows emulation
Specify and link crc16.v#
‡‡
,
no emulation capability
††16XXhds.v# (# indicates the current version number) is the relocatable HDS object code. It must reside in the first 4 Kwords of ROM.
‡‡crc16.v# is the cyclic redundancy check object code. It must reside in the first 4 Kwords of ROM.
Table 15-4. DSP1611 Input Clock Options
Features
Options
Comments
Input Clock to Processor Clock
Ratio
1x
2x
CKI
≤
40 MHz
CKI
≤
100 MHz
Input Clock
TTL Level
CMOS Level
Small Signal
Crystal
5 V only
2.7 V, 3 V, and 5 V
2.7 V, 3 V, and 5 V
2.7 V, 3 V, and 5 V
Содержание DSP1611
Страница 18: ...Chapter 1 Introduction...
Страница 27: ...Chapter 2 Hardware Architecture...
Страница 52: ...Chapter 3 Software Architecture...
Страница 116: ...Chapter 4 Instruction Set...
Страница 154: ...Chapter 5 Core Architecture...
Страница 176: ...Chapter 6 External Memory Interface...
Страница 208: ...Chapter 7 Serial I O...
Страница 237: ...Chapter 8 Parallel I O DSP1617 Only...
Страница 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Страница 275: ...Chapter 10 Bit I O Unit...
Страница 284: ...Chapter 11 JTAG Test Access Port...
Страница 306: ...Chapter 12 Timer...
Страница 313: ...Chapter 13 Bit Manipulation Unit...
Страница 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Страница 350: ...Chapter 15 Interface Guide...
Страница 367: ...Appendix A Instruction Encoding...
Страница 379: ...Appendix B Instruction Set Summary...
Страница 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Страница 437: ...Index...