6-14
Specifications
–
Operating Register/SCRIPTS RAM Write, 32 Bits
–
Operating Register/SCRIPTS RAM Write, 64 Bits
•
Initiator Timing
–
Nonburst Opcode Fetch, 32-Bit Address and Data
–
Burst Opcode Fetch, 32-Bit Address and Data
–
Back to Back Read, 32-Bit Address and Data
–
Back to Back Write, 32-Bit Address and Data
–
Burst Read, 32-Bit Address and Data
–
Burst Read, 64-Bit Address and Data
–
Burst Write, 32-Bit Address and Data
–
Burst Write, 64-Bit Address and Data
•
External Memory Timing
–
–
–
128 Kbytes) Single Byte Access Read
–
128 Kbytes) Single Byte Access Write
–
128 Kbytes) Multiple Byte Access Read
–
128 Kbytes) Multiple Byte Access Write
–
–
–
–
6.4.1 Target Timing
Tables
through
and figures
through
describe Target
timing.
Содержание LSI53C1000
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 28: ...1 12 Introduction...
Страница 234: ...4 124 Registers...
Страница 314: ...6 40 Specifications This page intentionally left blank...
Страница 318: ...6 44 Specifications This page intentionally left blank...
Страница 344: ...6 70 Specifications This page intentionally left blank...
Страница 350: ...6 76 Specifications Figure 6 42 LSI53C1000 329 Ball Grid Array Bottom view...
Страница 352: ...6 78 Specifications...
Страница 360: ...A 8 Register Summary...
Страница 376: ...IX 12 Index...