PCI and External Memory Interface Timing Diagrams
6-35
Figure 6.22 Burst Read, 64-Bit Address and Data
t
1
t
2
CLK
(Driven by System)
GPIO0_FETCH/
(Driven by LSI53C1000)
GPIO1_MASTER/
(Driven by LSI53C1000)
REQ/
(Driven by LSI53C1000)
PAR; PAR64
(Addr drvn by LSI53C1000;-
IRDY/
(Driven by LSI53C1000)
TRDY/
(Driven by Target)
STOP/
(Driven by Target)
DEVSEL/
(Driven by Target)
AD[31:0]
(Driven by LSI53C1000-
C_BE[3:0]/
(Driven by LSI53C1000)
t
3
GNT/
(Driven by Arbiter)
FRAME/
(Driven by LSI53C1000)
Addr
Out Lo
t
2
Addr; Target-Data)
Data drvn by Target)
BE
Data In
Out
In
In
REQ64/
(Driven by LSI53C1000)
ACK64/
(Driven by Target)
Addr
Out Hi
t
2
Bus
Dual
Addr
CMD
AD[63:32]
(Driven by LSI53C1000-
C_BE[7:4]/
(Driven by LSI53C1000)
Addr; Target-Data)
BE
Data In
Hi Address
Bus CMD
In
Содержание LSI53C1000
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 28: ...1 12 Introduction...
Страница 234: ...4 124 Registers...
Страница 314: ...6 40 Specifications This page intentionally left blank...
Страница 318: ...6 44 Specifications This page intentionally left blank...
Страница 344: ...6 70 Specifications This page intentionally left blank...
Страница 350: ...6 76 Specifications Figure 6 42 LSI53C1000 329 Ball Grid Array Bottom view...
Страница 352: ...6 78 Specifications...
Страница 360: ...A 8 Register Summary...
Страница 376: ...IX 12 Index...