This Data Sheet may be revised by subsequent versions ©2003 Eon Silicon Solution, Inc., www.essi.com.tw
or modifications due to changes in technical specifications.
2
EN29F040A
Rev. B, Issue Date: 2004/04/01
TABLE 1. PIN DESCRIPTION
FIGURE 1. LOGIC DIAGRAM
Pin Name
Function
A0-A18 Addresses
DQ0-DQ7 Data
Inputs/Outputs
CE
Chip Enable
OE
Output Enable
W E
Write Enable
Vcc
Supply Voltage
(5V
±
10% )
Vss Ground
TABLE 2. SECTOR ARCHITECTURE
Sector
ADDRESSES
SIZE (Kbytes)
A18
A17
A16
7
70000h - 7FFFFh
64
1
1
1
6
60000h - 6FFFFh
64
1
1
0
5
50000h – 5FFFFh
64
1
0
1
4
40000h – 4FFFFh
64
1
0
0
3
30000h – 3FFFFh
64
0
1
1
2
20000h - 2FFFFh
64
0
1
0
1
10000h - 1FFFFh
64
0
0
1
0
00000h - 0FFFFh
64
0
0
0
EN29F040A
8
DQ0 - DQ7
A0 - A18
18
Vcc
WE
CE
OE
Vss