MachXO5-NX Development Board
Preliminary Evaluation Board User Guide
© 2022 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
FPGA-EB-02052-0.90
57
ldc_set_location -site {J6} [get_ports ram0_dq4]
ldc_set_location -site {J7} [get_ports ram0_dq5]
ldc_set_location -site {J8} [get_ports ram0_dq6]
ldc_set_location -site {K8} [get_ports ram0_dq7]
ldc_set_location -site {D1} [get_ports ram0_rw]
ldc_set_location -site {K5} [get_ports ram1_ck_p]
ldc_set_location -site {K4} [get_ports ram1_ck_n]
ldc_set_location -site {G6} [get_ports ram1_cs]
ldc_set_location -site {E1} [get_ports ram1_dq0]
ldc_set_location -site {E2} [get_ports ram1_dq1]
ldc_set_location -site {E3} [get_ports ram1_dq2]
ldc_set_location -site {F1} [get_ports ram1_dq3]
ldc_set_location -site {G1} [get_ports ram1_dq4]
ldc_set_location -site {G2} [get_ports ram1_dq5]
ldc_set_location -site {G3} [get_ports ram1_dq6]
ldc_set_location -site {G4} [get_ports ram1_dq7]
ldc_set_location -site {G5} [get_ports ram1_rw]
//PMOD0 Connections
ldc_set_location -site {G7} [get_ports PMOD0_1]
ldc_set_location -site {G9} [get_ports PMOD0_2]
ldc_set_location -site {G8} [get_ports PMOD0_3]
ldc_set_location -site {H8} [get_ports PMOD0_4]
ldc_set_location -site {F7} [get_ports PMOD0_5]
ldc_set_location -site {F9} [get_ports PMOD0_6]
ldc_set_location -site {F8} [get_ports PMOD0_7]
ldc_set_location -site {H9} [get_ports PMOD0_8]
//PMOD1 Connections
ldc_set_location -site {E11} [get_ports PMOD1_1]
ldc_set_location -site {D13} [get_ports PMOD1_2]
ldc_set_location -site {D15} [get_ports PMOD1_3]
ldc_set_location -site {C16} [get_ports PMOD1_4]
ldc_set_location -site {D11} [get_ports PMOD1_5]
ldc_set_location -site {C13} [get_ports PMOD1_6]
ldc_set_location -site {C15} [get_ports PMOD1_7]
ldc_set_location -site {D16} [get_ports PMOD1_8]
//USER JTAG Connections
ldc_set_location -site {A11} [get_ports UTDI]
ldc_set_location -site {A12} [get_ports UTDO]
ldc_set_location -site {A13} [get_ports UTMS]
ldc_set_location -site {A14} [get_ports UTCK]
//USER RS232 Connections
ldc_set_location -site {B11} [get_ports RS232_Rx_TTL]
ldc_set_location -site {B12} [get_ports RS232_Tx_TTL]
ldc_set_location -site {B13} [get_ports RTSn]
ldc_set_location -site {B14} [get_ports CTSn]
ldc_set_location -site {B15} [get_ports DTRn]
ldc_set_location -site {B16} [get_ports DSRn]
ldc_set_location -site {B17} [get_ports DCDn]
ldc_set_location -site {C11} [get_ports RI]
//RASPBERRY PI Connections
ldc_set_location -site {L8} [get_ports RASP_IO02]
ldc_set_location -site {L7} [get_ports RASP_IO03]
ldc_set_location -site {L6} [get_ports RASP_IO04]
Содержание MachXO5-NX Development Kit
Страница 1: ...MachXO5 NX Development Board Preliminary Evaluation Board User Guide FPGA EB 02052 0 90 May 2022...
Страница 63: ......
Страница 64: ...www latticesemi com...