35
3-6-2 AGP Timing Settings
CMOS Setup Utility – Copyright(C) 1984-2004 Award Software
AGP Timing Settings
Item Help
AGP Aperture Size 64M
AGP Transfer Mode 4X
AGP Driving Control Auto
AGP Driving Value AA
AGP Fast Write Enabled
AGP Master 1 WS Write Enabled
AGP Master 1 WS Read Enabled
CPU to AGP Post Write Enabled
AGP Delay Transaction Enabled
AGP 3.0 Calibration Cycle Disabled
VGA Share Memory Size 64M------
Direct Frame Buffer Disabled
Menu Level >>
↑↓→←
Move Enter:/-/PU/PD:Value F10:Save ESC:Exit F1:General Help
F5:Previous Values F6:Optimized Defaults F7:Standard Defaults
Note: Change these settings only if you are familiar with the chipset.
3-6-3 PCI Timing Settings
CMOS Setup Utility – Copyright(C) 1984-2004 Award Software
PCI Timing Settings
Item Help
PCI Master 1 WS Write Disabled
PCI Master 1 WS Read Disabled
CPU to PCI Write Buffer Enabled
PCI Delay Transaction Enabled
VLink Mode Selection Mode 1
VLink 8X Support Enabled
Menu Level >>
↑↓→←
Move Enter:/-/PU/PD:Value F10:Save ESC:Exit F1:General Help
F5:Previous Values F6:Optimized Defaults F7:Standard Defaults
PCI Delay Transaction
The chipset has an embedded 32-bit posted write buffer to support delay transactions cycles.
Select Enabled to support compliance with PCI specification version 2.1. The settings are:
Enabled and Disabled.