Reference Number: 327043-001
121
Intel® Xeon® Processor E5-2600 Product Family Uncore Performance Monitoring
2.9.3.2
R3QPI PMON state - Counter/Control Pairs
The following table defines the layout of the R3QPI performance monitor control registers. The main
task of these configuration registers is to select the event to be monitored by their respective data
counter (.
ev_sel
, .
umask
). Additional control bits are provided to shape the incoming events (e.g.
.
invert
, .
edge_det
, .
thresh
) as well as provide additional functionality for monitoring software (.
rst
).
The R3QPI performance monitor data registers are 44b wide. Should a counter overflow (a carry out
from bit 43), the counter will wrap and continue to collect events.
If accessible, software can continuously read the data registers without disabling event collection.
Table 2-120. R3_Ly_PCI_PMON_CTL{2-0} Register – Field Definitions
Field
Bits
Attr
HW
Reset
Val
Description
thresh
31:24
RW-V
0 Threshold used in counter comparison.
invert
23
RW-V
0 Invert comparison against Threshold.
0 - comparison will be ‘is event increment >= threshold?’.
1 - comparison is inverted - ‘is event increment < threshold?’
NOTE: .invert is in series following .thresh, Due to this, the
.thresh field must be set to a non-0 value. For events that
increment by no more than 1 per cycle, set .thresh to 0x1.
Also, if .edge_det is set to 1, the counter will increment when a 1
to 0 transition (i.e. falling edge) is detected.
en
22
RW-V
0 Local Counter Enable.
rsv
21:20
RV
0 Reserved. SW must write to 0 for proper operation.
rsv
19
RV
0 Reserved (?)
edge_det
18
RW-V
0 When set to 1, rather than measuring the event in each cycle it
is active, the corresponding counter will increment when a 0 to 1
transition (i.e. rising edge) is detected.
When 0, the counter will increment in each cycle that the event
is asserted.
NOTE: .edge_det is in series following .thresh, Due to this, the
.thresh field must be set to a non-0 value. For events that
increment by no more than 1 per cycle, set .thresh to 0x1.
rst
17
WO
0 When set to 1, the corresponding counter will be cleared to 0.
rsv
16
RV
0 Reserved. SW must write to 0 else behavior is undefined.
umask
15:8
RW-V
0 Select subevents to be counted within the selected event.
ev_sel
7:0
RW-V
0 Select event to be counted.
Table 2-121. R3_Ly_PCI_PMON_CTR{2-0} Register – Field Definitions
Field
Bits
Attr
HW
Reset
Val
Description
rsv
63:44
RV
0 Reserved (?)
event_count
43:0
RW-V
0 44-bit performance event counter