4 Simulating the Intel Stratix 10 MX HBM2 IP
This section describes how to simulate the generated HBM2 IP.
Simulation Assumptions
The parameter settings that you make on the Controller tab affect efficiency during
simulation. In the default configuration, with the default parameter settings, the traffic
generator issues sequential transactions.
Supported Simulators
The HMB2 IP supports the following simulators:
•
ModelSim*- Intel FPGA Edition
•
ModelSim SE
•
Questa* Advanced Simulator
•
NCSim*
•
Aldec Riviera-PRO*
•
Synopsys* VCS
4.1 Intel Stratix 10 MX HBM2 IP Example Design
The following illustration shows a high-level block diagram of the HBM2 example
design that provides the simulation environment for the Intel Stratix 10 MX HBM2 IP
when generated for simulation.
Figure 13.
Intel Stratix 10 MX HBM2 IP Generated for Simulation
UG-20031 | December 2017
Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus
and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other
countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in
accordance with Intel's standard warranty, but reserves the right to make changes to any products and services
at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any
information, product, or service described herein except as expressly agreed to in writing by Intel. Intel
customers are advised to obtain the latest version of device specifications before relying on any published
information and before placing orders for products or services.
*Other names and brands may be claimed as the property of others.