![Intel IXP45X Скачать руководство пользователя страница 630](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092630.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Memory Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
630
Order Number: 306262-004US
11.6
Register Definitions
A series of configuration registers control the MCU. Software can determine the status
of the MCU by reading the status registers.
summarizes all of the MCU
registers and provides links to register details.
Note:
When computing the register values based on JEDEC specifications, round your final
answer up to the nearest integer value.
Note:
Constant polling of MCU MMRs can result in inducing long latencies in peripheral unit
DDRI SDRAM transactions, and therefore may negatively impact performance. Polling
of MCU MMRs should be avoided.
Table 215.
Register Legend
Attribute
Legend
Attribute
Legend
RV
Reserved
RC
Read Clear
PR
Preserved
RO
Read Only
RS
Read/Set
WO
Write Only
RW
Read/Write
NA
Not Accessible
RW1C
Normal Read
Write ‘1’ to clear
RW1S
Normal Read
Write ‘1’ to set
Table 216.
Memory Controller Register Table (Sheet 1 of 2)
Address
Register Name
Description
Reset Value
Page
with
Details
DDRI SDRAM Initialization Register -
DDRI SDRAM Initialization Register
DDRI SDRAM Control Register 0 -
DDRI SDRAM Control Register 1 -
SDRAM Boundary Register 0 - SBR0
DDRI SDRAM Boundary Register 0
SDRAM Boundary Register - SBR1
DDRI SDRAM Boundary Register 1
ECC Log Registers - ELOG0, ELOG1
ECC Address Registers - ECAR0,
Memory Controller Interrupt Status
Memory Controller Interrupt Status
MCU Port Transaction Count Register -