![Intel IXP45X Скачать руководство пользователя страница 642](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092642.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Memory Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
642
Order Number: 306262-004US
11.6.9
ECC Address Registers ECAR0, ECAR1
These registers are responsible for logging the addresses where the errors were
detected on the local memory bus. Two errors can be detected and logged. The
software knows which DDRI SDRAM address had the error by reading these registers
and decoding the syndrome in the log registers. For error details, see
Register Name:
ECC Address Registers - ECAR0, ECAR1
Hex Offset Address:
CC00 E528H
CC00 E52CH
Reset Hex Value:
0x0000 0000H
Register Description:
ECC Address Registers
Access: See below.
31
02 01 00
(Rsvd)
Register
ECC Address Registers - ECAR0, ECAR1
Bits
Name
Description
Default
Access
31:0
2
Error Address: Stores the upper 30 bits of the address that resulted in
a single bit or multi-bit error.
0
RO
01:0
0
(Reserved)
00
2
RO