
Volume 1, Part 1: Application Programming Model
1:51
4.2.1
Arithmetic Instructions
Addition and subtraction (
add
,
sub
) are supported with regular two input forms and
special three input forms. The three input addition form adds one to the sum of two
input registers. The three input subtraction form subtracts one from the difference of
two input registers. The three input forms share the same mnemonics as the two input
forms and are specified by appending a “1” as a third source operand.
The immediate form of addition uses a register and a 14-bit immediate; the immediate
form of subtraction uses a register and an 8-bit immediate. In both cases, the
immediate is sign-extended before being added or subtracted. The immediate form is
obtained simply by specifying an immediate rather than a register as the first operand.
Also, addition can be performed between a register and a 22-bit immediate; however,
the source register must be GR 0, 1, 2 or 3.
A shift left and add instruction (
shladd
) shifts one register operand to the left by 1 to 4
bits and adds the result to a second register operand.
32-bit multiplication is supported with the unsigned integer multiply (
mpy4
) instruction,
which takes two 32-bit (unsigned) register operands and produces a 64-bit result. The
unsigned integer shift left and multiply (
mpyshl4
) instruction provides a building block
for doing 64-bit multiplication. It takes a 32-bit operand in the upper half of a first
register, a 32-bit operand in the lower half of a second register, multiplies them, and
places the least significant 32-bits of the product in the upper half of the result register,
with zeros in the lower half.
summarizes the integer arithmetic instructions.
Note that an integer multiply instruction is defined which uses the floating-point
registers. See
“Integer Multiply and Add Instructions” on page 1:101
for details.
Integer divide is performed in software similarly to floating-point divide.
4.2.2
Logical Instructions
Instructions to perform logical AND (
and
), OR (
or
), and exclusive OR (
xor
) between
two registers or between a register and an immediate are defined. The
andcm
instruction performs a logical AND of a register or an immediate with the complement
of another register.
summarizes the integer logical instructions.
Table 4-3.
Integer Arithmetic Instructions
Mnemonic
Operation
add
Addition
add...,1
Three input addition
mpy4
Unsigned integer multiply
mpyshl4
Unsigned integer shift left and multiply
sub
Subtraction
sub...,1
Three input subtraction
shladd
Shift left and add
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...