
Volume 1, Part 1: Floating-point Programming Model
1:101
with the FPSR.sf0.flags and FPSR.traps. If the flags of the alternate status field indicate
the occurrence of an event that corresponds to an enabled floating-point exception in
FPSR.traps, or an event that is not already registered in the FPSR.sf0.flags (i.e., the
flag for that event in FPSR.sf0.flags is clear), then the
fchkf
instruction branches to
recovery code. If neither of these cases arise then the
fchkf
instruction does nothing.
The
fsetc
instruction allows bit-wise modification of a status field’s control bits. The
FPSR.sf0.controls are ANDed with a 7-bit immediate and-mask and ORed with a 7-bit
immediate or-mask to produce the control bits for the status field. The
fclrf
instruction clears all of the status field’s flags to zero.
5.3.6
Integer Multiply and Add Instructions
Integer (fixed-point) multiply is executed in the floating-point unit using the
three-operand
xma
instructions. The operands and result of these instructions are
floating-point registers. The
xma
instructions ignore the sign and exponent fields of the
floating-point register, except for a NaTVal check. The product of two 64-bit source
significands is added to the third 64-bit significand (zero extended) to produce a
128-bit result. The low and high versions of the instruction select the appropriate
low/high 64-bits of the 128-bit result, respectively, and write it into the destination
register as a canonical integer. The signed and unsigned versions of the instructions
treat the input multiplicands as signed and unsigned 64-bit integers respectively.
5.4
Additional IEEE Considerations
This section describes the support of the IEEE standard in the areas where specific
details are left open to implementation.
5.4.1
Floating-point Interruptions
Floating-point interruptions are precise. The exception reporting and handling occurs on
the instruction which causes the interruption. There are three floating-point
interruptions: Disabled Floating-Point Register fault, Floating-Point Exception fault, and
Floating-Point Exception trap (see
Chapter 5, “Interruptions” in Volume 2
for more
details).
Table 5-16.
FPSR Status Field Instructions
Operation
Mnemonic(s)
Floating-point check flags
fchkf.
sf
Floating-point clear flags
fclrf.
sf
Floating-point set controls
fsetc.
sf
Table 5-17.
Integer Multiply and Add Instructions
Integer Multiply and Add
Low
High
Signed
xma.l
xma.h
Unsigned
xma.lu (pseudo-op)
xma.hu
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...