
2:340
Volume 2, Part 1: Processor Abstraction Layer
Note:
This field cannot be enabled together with d_extint or d_psr_i virtualization dis-
ables. If this control is enabled together with any one of described disables, an
error will be returned during PAL_VP_CREATE and PAL_VP_REGISTER. See
Section 11.7.4.4, “Virtualization Optimization Combinations” on page 2:349
for
details.
11.7.4.2.2 Interruption Control Register Read Optimization
The interruption control register read optimization is enabled by the a_from_int_cr bit
in the Virtualization Acceleration Control (
vac
) field in the VPD. When this optimization
is enabled, and vpsr.ic is 0, software running with PSR.vm==1 will be able to read the
virtual interruption control registers (vipsr, visr, viip, vifa, vitir, viipa, vifs, viim, viha,
viib0-1) without any intercepts to the VMM, unless a fault condition is detected (see
for details).
If this optimization is disabled, a read of the interruption CRs with PSR.vm==1 results
in a virtualization intercept.
Synchronization is required when this optimization is enabled, see
details.
When this optimization is enabled, certain VPD state is accessed, as described in
Table 11-16, “Virtual Processor Descriptor (VPD)” on page 2:326
.
Table 11-29. Interruptions when Virtual External Interrupt Optimization is
Enabled
Instructions
Interruptions
rsm
,
ssm
When the virtual external interrupt optimization is enabled, execution
of
rsm
and
ssm
instructions with PSR.vm==1 which modify only
vpsr.i, may raise the following faults:
• Privileged Operation fault – if vpsr.cpl is not zero
MOV-from-TPR
When the virtual external interrupt optimization is enabled, execution
of MOV-from-CR instruction targeting vtpr with PSR.vm==1, may
raise the following faults:
• Illegal Operation fault – if the target operand specifies GR 0 or
an out-of-frame stacked register
• Privileged Operation fault – if vpsr.cpl is not zero
MOV-to-TPR
When the virtual external interrupt optimization is enabled, execution
of MOV-to-CR instruction targeting vtpr with PSR.vm==1, may raise
the following faults:
• Privileged Operation fault – if vpsr.cpl is not zero
• Register NaT Consumption fault – if the NaT bit in the source
register is one
• Reserved Register/Field fault – if the reserved field in the vtpr is
being written with a non-zero value
Table 11-30. Synchronization Requirements for Interruption Control Register
Read Optimization
VPD Resource
Synchronization Required
vipsr, visr, viip, vifa, vitir, viipa, vifs, viim, viha, viib0-1
Write
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...