
2:326
Volume 2, Part 1: Processor Abstraction Layer
Table 11-16. Virtual Processor Descriptor (VPD)
Name
Entries
Offset
Description
Class
vac
1
0
Virtualization Acceleration Control – these con-
trol bits enable virtualization acceleration of a
particular resource or instruction. See
Section 11.7.1.1, “Virtualization Controls” on
page 2:329
for details.
Control [always]
vdc
1
8
Virtualization Disable Control – these control
bits disable the virtualization of a particular
resource or instruction. See
“Virtualization Controls” on page 2:329
for
details.
Control [always]
virt_env_vaddr 1
16
PAL Virtual Environment Buffer Address – this
field stores the host virtual address of the vir-
tual environment which the virtual processor
belongs to. The value in this field must be the
same as the
vbase_addr
field during
PAL_VP_INIT_ENV call.
Control [always]
Reserved
29
24
Reserved Area – Reserved for future expan-
sion.
Reserved
vhpi
1
256
Virtual Highest Priority Pending Interrupt –
Specifies the current highest priority pending
interrupt for the virtual processor. See
Table 11-124, “vhpi – Virtual Highest Priority
Pending Interrupt” on page 2:495
for details.
Control [a_int]
Reserved
95
264
Reserved Area – Reserved for future expan-
sion.
Reserved
vgr[16-31]
16
1024
Virtual General Registers – Represent the
bank 1 general registers 16-31 of the virtual
processor. When the virtual processor is run-
ning and vpsr.bn is 1, the values in these
entries are undefined.
Architectural State
[a_bsw]
vbgr[16-31]
16
1152
Virtual Banked General Registers – Represent
the bank 0 general registers 16-31 of the virtual
processor. When the virtual processor is run-
ning and vpsr.bn is 0, the values in these
entries are undefined.
Architectural State
[a_bsw]
vnat
1
1280
Virtual General Register NaTs – Bits 0-15 rep-
resent the NaT values corresponding to
vgr16-31, where the NaT bit for vgr16 is in bit
0. Bits 16-63 are don’t cares.
Architectural State
[a_bsw]
vbnat
1
1288
Virtual Banked Register NaTs – Bits 16-31 rep-
resent the NaT values corresponding to
vbgr16-31, where the NaT bit for vbgr16 is in
bit 16. Bits 0-15 and 32-63 are don’t cares.
Architectural State
[a_bsw]
vcpuid[0-4]
5
1296
Virtual CPUID Registers – Represent cpuid
registers 0-4 of the virtual processor.
NOTE: If a_tf is disabled or not supported,
vcpuid[0-1] and vcpuid[4]{63:32} must contain
the same values as the corresponding values
of the logical processor on which this virtual
processor is running.
If a_tf is enabled, The VMM may maintain a dif-
ferent VCPUID[4]{63:32} value from the
CPUID[4]{63:32} value of the logical processor
on which the virtual processor is running.
Architectural State
[a_from_cpuid, a_tf
a
]
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...