Intel
®
Core
TM
i7-620LE/UE, i7-610E, i5-520E and Intel
®
Celeron
®
Processor P4500, P4505 Series
April 2010
Datasheet Addendum
Document Number: 323178-002
115
Processor Configuration Registers
6.2.38
LCAP - Link Capabilities
B/D/F/Type:
0/6/0/PCI
Address Offset:
AC-AFh
Default Value:
03214C81h
Access:
RO; RW-O
Size:
32 bits
Indicates PCI Express device specific capabilities.
2
RWC
0b
Core
Fatal Error Detected (FED)
When set this bit indicates that fatal error(s) were
detected. Errors are logged in this register regardless of
whether error reporting is enabled or not in the Device
Control register. When Advanced Error Handling is
enabled, errors are logged in this register regardless of
the settings of the uncorrectable error mask register.
1
RWC
0b
Core
Non-Fatal Error Detected (NFED)
When set this bit indicates that non-fatal error(s) were
detected. Errors are logged in this register regardless of
whether error reporting is enabled or not in the Device
Control register.
When Advanced Error Handling is enabled, errors are
logged in this register regardless of the settings of the
uncorrectable error mask register.
0
RWC
0b
Core
Correctable Error Detected (CED)
When set this bit indicates that correctable error(s) were
detected. Errors are logged in this register regardless of
whether error reporting is enabled or not in the Device
Control register.
When Advanced Error Handling is enabled, errors are
logged in this register regardless of the settings of the
correctable error mask register.
Table 60. DSTS - Device Status Register
Bit
Access
Default
Value
RST/
PWR
Description
Table 61. LCAP - Link Capabilities Register (Sheet 1 of 3)
Bit
Access
Default
Value
RST/
PWR
Description
31:24
RO
03h
Core
Port Number (PN)
Indicates the PCI Express port number for the given PCI Express
link. Matches the value in Element Self Description[31:24].
23:22
RO
00b
Core
Reserved