35
Specification Update
AAO50.
Performance Monitor Counter INST_RETIRED.STORES May Count
Higher than Expected
Problem:
Performance Monitoring counter INST_RETIRED.STORES (Event: C0H) is used to track
retired instructions which contain a store operation. Due to this erratum, the processor
may also count other types of instructions including WRMSR and MFENCE.
Implication:
Performance Monitoring counter INST_RETIRED.STORES may report counts higher than
expected.
Workaround:
None identified.
Status:
For the steppings affected, see the Summary Tables of Changes.
AAO51.
Sleeping Cores May Not be Woken Up on Logical Cluster Mode
Broadcast IPI Using Destination Field Instead of Shorthand
Problem:
If software sends a logical cluster broadcast IPI using a destination shorthand of 00B
(No Shorthand) and writes the cluster portion of the Destination Field of the Interrupt
Command Register to all ones while not using all 1s in the mask portion of the
Destination Field, target cores in a sleep state that are identified by the mask portion of
the Destination Field may not be woken up. This erratum does not occur if the
destination shorthand is set to 10B (All Including Self) or 11B (All Excluding Self).
Implication:
When this erratum occurs, cores which are in a sleep state may not wake up to handle
the broadcast IPI. Intel has not observed this erratum with any commercially available
software.
Workaround:
Use destination shorthand of 10B or 11B to send broadcast IPIs.
Status:
For the steppings affected, see the Summary Tables of Changes.
AAO52.
Faulting Executions of FXRSTOR May Update State Inconsistently
Problem:
The state updated by a faulting FXRSTOR instruction may vary from one execution to
another.
Implication:
Software that relies on x87 state or SSE state following a faulting execution of
FXRSTOR may behave inconsistently.
Workaround:
Software handling a fault on an execution of FXRSTOR can compensate for execution
variability by correcting the cause of the fault and executing FXRSTOR again.
Status:
For the steppings affected, see the Summary Tables of Changes.
AAO53.
Performance Monitor Event EPT.EPDPE_MISS May be Counted While
EPT is Disable
Problem:
Performance monitor event EPT.EPDPE_MISS (Event: 4FH, Umask: 08H) is used to
count Page Directory Pointer table misses while EPT (extended page tables) is enabled.
Due to this erratum, the processor will count Page Directory Pointer table misses
regardless of whether EPT is enabled or not.
Implication:
Due to this erratum, performance monitor event EPT.EPDPE_MISS may report counts
higher than expected.
Workaround:
Software should ensure this event is only enabled while in EPT mode.
Status:
For the steppings affected, see the Summary Tables of Changes.
Содержание BV80605001914AG - Processor - 1 x Xeon X3430
Страница 1: ...Reference Number 322373 009 Intel Xeon Processor 3400 Series Specification Update May 2010 ...
Страница 4: ...Contents 4 Specification Update ...
Страница 59: ...59 Specification Update October 2009 ...
Страница 60: ...60 Specification Update March 2008 ...
Страница 61: ...61 Specification Update October 2009 ...
Страница 62: ...62 Specification Update March 2008 ...