![Intel 87C196CA Скачать руководство пользователя страница 74](http://html1.mh-extra.com/html/intel/87c196ca/87c196ca_supplement-to-users-manual_2071580074.webp)
8XC196L
X SUPPLEMENT
8-8
of arbitration, nodes A, C, and D are all transmitting an “active 0” symbol, thus the idle state of
the “passive 1” symbol is overruled in favor of the driven state of the “active 0” symbol.
Node C is the next node to discontinue transmitting when it attempts to take control of the bus by
transmitting an “active 1” symbol. However, nodes A and D maintain control by continuing to
drive the bus with an “active 0” symbol.
Finally, node D discontinues transmitting when its attempt to hold the bus in an idle state is over-
ruled by the driven state of the “active 1” symbol on node A. Thus, node A is awarded arbitration.
The busline signal, detected on the bus by the receiver, reflects node A’s message, as this is the
only node that did not experience contention.
Figure 8-5. Bit Arbitration Example
8.4
MESSAGE FRAMES
A message transmission or reception is transferred within a message frame that adds control and
error-detection bits to the content of the message. The frame for an IFR message differs slightly
from that for a standard message, but they contain similar information (Figure 8-6).
A5223-01
Node B
"0"
"0"
"0"
"1"
"0"
"1"
Node C
"0"
"0"
"0"
"1"
"0"
"1"
"0"
Node D
Busline
"0"
"0"
"0"
"0"
"0"
"1"
"0"
"1"
"0"
"0"
Node A
Point of
Arbitration
"1"
Point of
Arbitration
Point of
Arbitration
Содержание 87C196CA
Страница 1: ...8XC196Lx Supplement to 8XC196Kx 8XC196Jx 87C196CA User s Manual August 2004 Order Number 272973 003...
Страница 9: ...1 Guide to This Manual...
Страница 10: ......
Страница 13: ...2 Architectural Overview...
Страница 14: ......
Страница 22: ......
Страница 23: ...3 Address Space...
Страница 24: ......
Страница 33: ...4 Standard and PTS Interrupts...
Страница 34: ......
Страница 43: ...5 I O Ports...
Страница 44: ......
Страница 51: ...6 Synchronous Serial I O Port...
Страница 52: ......
Страница 56: ......
Страница 57: ...7 Event Processor Array...
Страница 58: ......
Страница 65: ...8 J1850 Communications Controller...
Страница 66: ......
Страница 89: ...9 Minimum Hardware Considerations...
Страница 90: ......
Страница 93: ...10 Special Operating Modes...
Страница 94: ......
Страница 98: ......
Страница 99: ...11 Programming the Nonvolatile Memory...
Страница 100: ......
Страница 106: ......
Страница 107: ...A Signal Descriptions...
Страница 108: ......
Страница 118: ......
Страница 119: ...Glossary...
Страница 120: ......
Страница 133: ...Index...
Страница 134: ......