8-7
J1850 COMMUNICATIONS CONTROLLER
Figure 8-3. Huntzicker Symbol Definition for J1850
A symbol is defined as a timing-level formatted bit. The VPW symbol timing requirements stip-
ulate that there is one symbol per transition and one transition per symbol. This ensures that a
message frame will always result in a uniform square waveform of varying level durations. Fig-
ure 8-4 depicts a typical Huntzicker formatted data byte of hex value CCH.
Figure 8-4. Typical VPW Waveform
Bits 7 and 3 carry logic level 1 data; however, they are represented by a passive-level symbol in
keeping with the VPW requirements. Bits 4 and 0 carry logic level 0 data and are represented by
an active-level symbol.
8.3.3
Bit Arbitration Example
The drive capacity of each symbol establishes the priority for arbitration. By definition, an active
bus level is a driven state, and a passive bus level is a non-driven, or idle, state. A driven bus state
is always given priority over an idle bus in arbitration. An “active 0” state has priority over an
“active 1” state in arbitration, because the “active 0” state is driven over a longer duration, 128
µs versus the “active 1” state’s drive time of 64 µs. Similarly, a “passive 0” state has priority over
a “passive 1” state, because the “passive 0” state comes out of its idle state in a shorter period of
time, 64 µs versus the “passive 1” state’s idle time of 128 µs.
For example, Figure 8-5 illustrates four nodes vying for the bus. Node B is the first node to dis-
continue transmitting when it attempts to transmit a “passive 1” symbol onto the bus. At the point
A5219-01
0
1
"active 0"
128µS
0
1
or
"passive 0"
64µS
0
1
"active 1"
64µS
0
1
or
"passive 1"
128µS
A5222-01
B7
"1"
B6
"1"
B5
"0"
B4
B3
"1"
"0"
B0
"0"
B1
"0"
B2
"1"
Содержание 87C196CA
Страница 1: ...8XC196Lx Supplement to 8XC196Kx 8XC196Jx 87C196CA User s Manual August 2004 Order Number 272973 003...
Страница 9: ...1 Guide to This Manual...
Страница 10: ......
Страница 13: ...2 Architectural Overview...
Страница 14: ......
Страница 22: ......
Страница 23: ...3 Address Space...
Страница 24: ......
Страница 33: ...4 Standard and PTS Interrupts...
Страница 34: ......
Страница 43: ...5 I O Ports...
Страница 44: ......
Страница 51: ...6 Synchronous Serial I O Port...
Страница 52: ......
Страница 56: ......
Страница 57: ...7 Event Processor Array...
Страница 58: ......
Страница 65: ...8 J1850 Communications Controller...
Страница 66: ......
Страница 89: ...9 Minimum Hardware Considerations...
Страница 90: ......
Страница 93: ...10 Special Operating Modes...
Страница 94: ......
Страница 98: ......
Страница 99: ...11 Programming the Nonvolatile Memory...
Страница 100: ......
Страница 106: ......
Страница 107: ...A Signal Descriptions...
Страница 108: ......
Страница 118: ......
Страница 119: ...Glossary...
Страница 120: ......
Страница 133: ...Index...
Страница 134: ......