
4
©2017 Integrated Device Technology, Inc.
October 20, 2017
9FGV1006 Register Descriptions and Programming Guide
See
for details at the bit level.
0x20
Integer output divider values.
0x21
0x22
0x23
Reserved.
0x24
Reserved.
0x25
Miscellaneous device settings.
Table 3. RAM Register Map
Register Address
Register Bit
Default
Function Description
Decimal
Hex
00
0x00
7
0
Device preprogrammed? 0 = no, 1 = yes.
[6..5]
00
I
2
C device address. 00 = 0xD0 / 0x68, 01 = 0xD2 / 0x69, 10 = 0xD4 / 0x6A,
11= 0xD6 / 0x6B
1
.
[4..2]
00
Reserved.
[1..0]
00
Load configuration number at power-up
2
.
01
0x01
[7..6]
11
Enable REF outputs: 0x = REF0 disabled (unused), 1x = REF0 enabled.
5
0
Reserved.
4
0
Behavior when REF is unused: 0 = Logic “0”, 1 = High impedance (tri-state).
[3..2]
11
REF outputs power supply voltage: 00 = 01 = 1.8V, 10 = 2.5V, 11 = 3.3V.
[1..0]
11
Reserved.
02
0x02
[7..0]
8F-hex
Reserved.
03
0x03
[7..0]
01-hex
Reserved.
04
0x04
[7..0]
44-hex
Reserved.
05
0x05
7
1
Enable OUT1: 0 = disabled (unused), 1 = enabled.
[6..4]
000
OUT1 configuration:
000 = LP-HCSL, Low-power HCSL.
001 = CMOS1, Single-ended CMOS on true output pin.
011 = LVDS.
100 = CMOS2, Single-ended CMOS on complementary output pin.
101 = CMOSD, Differential CMOS.
111 = CMOSP, Two single-ended CMOS outputs, in-phase.
010 and 110 are not used.
[3..2]
11
OUT1 power supply voltage: 00 = 01 = 1.8V, 10 = 2.5V, 11 = 3.3V.
[1..0]
11
Reserved.
Table 2. RAM Overview
Register Address
Function Description