
IDT Configuration Registers
PES34H16 User Manual
9 - 29
October 30, 2008
Notes
PCIESCAP - PCI Express Slot Capabilities (0x054)
12
SCLK
RWL
HWINIT
Slot Clock Configuration. When set, this bit indicates that
the component uses the same physical reference clock that
the platform provides. The initial value of this field is the state
of the CCLKUS signal for the upstream port and the CCLKDS
signal for downstream ports. The serial EEPROM may over-
ride these default values.
13
DLLLA
RO
0x0
Data Link Layer Link Active. This bit indicates the status for
the data link control and management state machine.
This bit is always zero if the DLLLA bit in the PCIELCAP reg-
ister is not set.
0x0 -(notactive) Data link layer not active state
0x1 -(active) Data link layer active state
15:14
Reserved
RW1C
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
0
ABP
RWL
0x0
Attention Button Present. This bit is set when the Attention
Button is implemented for the port.
This bit is read-only and has a value of zero when the SLOT
bit in the PCIECAP register is cleared.
1
PCP
RWL
0x0
Power Control Present. This bit is set when a Power Con-
troller is implemented for the port.
This bit is read-only and has a value of zero when the SLOT
bit in the PCIECAP register is cleared.
2
MRLP
RWL
0x0
MRL Sensor Present. This bit is set when an MRL Sensor is
implemented for the port.
This bit is read-only and has a value of zero when the SLOT
bit in the PCIECAP register is cleared.
3
ATTIP
RWL
0x0
Attention Indicator Present. This bit is set when an Atten-
tion Indicator is implemented for the port.
This bit is read-only and has a value of zero when the SLOT
bit in the PCIECAP register is cleared.
4
PWRIP
RWL
0x0
Power Indicator Present. This bit is set when an Power Indi-
cator is implemented for the port.
This bit is read-only and has a value of zero when the SLOT
bit in the PCIECAP register is cleared.
5
HPS
RWL
0x0
Hot-Plug Surprise. When set, this bit indicates that a device
present in the slot may be removed from the system without
notice.
This bit is read-only and has a value of zero when the SLOT
bit in the PCIECAP register is cleared.
6
HPC
RWL
0x0
Hot-Plug Capable. This bit is set if the slot corresponding to
the port is capable of supporting hot-plug operations.
This bit is read-only and has a value of zero when the SLOT
bit in the PCIECAP register is cleared.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES34H16
Страница 10: ...IDT Table of Contents PES34H16 User Manual iv October 30 2008 Notes...
Страница 12: ...IDT List of Tables PES34H16 User Manual vi October 30 2008 Notes...
Страница 18: ...IDT Register List PES34H16 User Manual xii October 30 2008 Notes...
Страница 40: ...IDT Upstream Port Failover PES34H16 User Manual 2 6 October 30 2008 Notes...
Страница 86: ...IDT Power Management PES34H16 User Manual 7 4 October 30 2008 Notes...
Страница 172: ...IDT Configuration Registers PES34H16 User Manual 9 80 October 30 2008 Notes...