IDT Transparent Mode Operation
Generic PCI to PCI Bridge Register Definition
PES12N3 User Manual
9 - 19
June 7, 2006
Notes
RID - Revision Identification (0x008)
10:9
DEVT
RO
0x0
DEVSEL# Timing. Not applicable.
11
STAS
RO
0x0
Signalled Target Abort. Not applicable since a target
abort is never signalled.
12
RTAS
RO
0x0
Received Target Abort. Not applicable.
13
RMAS
RO
0x0
Received Master Abort. Not applicable.
14
SSE
RW1C
0x0
Signalled System Error. This bit is set when the bridge
sends a ERR_FATAL or ERR_NONFATAL message and
the SERR Enable (SERRE) bit is set in the PCICMD regis-
ter.
0x0 - (noerror) no error.
0x1 - (error) This bit is set when a fatal or non-fatal error
is signalled.
15
DPE
RW1C
0x0
Detected Parity Error. This bit is set by the bridge when-
ever it receives a poisoned TLP on the primary side regard-
less of the state of the PERRE bit in the PCI Command
register.
For downstream ports, this bit is also set when a internal
switch parity error is detected. See section Data Integrity
on page 4-4.
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
RID
RWL
—
Revision ID. This field contains the revision identification
number for the device.
See section Revision ID on page 1-5.
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
INTF
RO
0x00
Interface. This value indicates that the device is a PCI-
PCI bridge that does not support subtractive decode.
15:8
SUB
RO
0x04
Sub Class Code. This value indicates that the device is a
PCI-PCI bridge.
23:16
BASE
RO
0x06
Base Class Code. This value indicates that the device is a
bridge.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES12N3
Страница 10: ...IDT Table of Contents PES12N3 User Manual iv June 7 2006 Notes...
Страница 14: ...IDT List of Figures PES12N3 User Manual viii June 7 2006 Notes...
Страница 36: ...IDT Clocking Reset and Initialization Reset PES12N3 User Manual 2 8 June 7 2006 Notes...
Страница 40: ...IDT Link Operation Slot Power Limit Support PES12N3 User Manual 3 4 June 7 2006 Notes...
Страница 50: ...IDT Switch Operation Switch Core Errors PES12N3 User Manual 4 10 June 7 2006 Notes...
Страница 54: ...IDT Power Management Active State Power Management PES12N3 User Manual 5 4 June 7 2006 Notes...
Страница 62: ...IDT Hot Plug and Hot Swap Hot Swap PES12N3 User Manual 6 8 June 7 2006 Notes...
Страница 78: ...IDT SMBus Interfaces Slave SMBus Interface PES12N3 User Manual 7 16 June 7 2006 Notes...
Страница 142: ...IDT Transparent Mode Operation Generic PCI to PCI Bridge Register Definition PES12N3 User Manual 9 62 June 7 2006 Notes...
Страница 148: ...IDT Test and Debug SerDes Test Clock PES12N3 User Manual 10 6 June 7 2006...
Страница 158: ...IDT JTAG Boundary Scan Usage Considerations PES12N3 User Manual 11 10 June 7 2006 Notes...