![IDT 89HPEB383 Скачать руководство пользователя страница 140](http://html1.mh-extra.com/html/idt/89hpeb383/89hpeb383_user-manual_618694140.webp)
14. Register Descriptions > Register Map
126
PEB383 User Manual
July 25, 2011
Integrated Device Technology, Inc.
Confidential - NDA Required
10
INT_DIS
Interrupt Disable
The PEB383 does not generate internal interrupts.
R
0
09
MFBBC
Fast Back-to-Back Enable
This field does not apply for PCIe bridges. It always reads 0.
R
0
08
SERR_EN
SERR# Enable
This bit enables reporting of non-fatal and fatal errors to the
Root Complex. In addition, this bit enables transmission by
the PCIe Interface of ERR_NONFATAL and ERR_FATAL
error messages on behalf of SERR# assertions detected on
the PCI Interface. Note that errors are reported if enabled
either through this bit or through the PCIe specific bits in the
Device Control register.
0 = Disable the reporting of bridge non-fatal errors and fatal
errors to the Root Complex.
1 = Enable the reporting of bridge non-fatal errors and fatal
errors to the Root Complex.
R/W
0
07
WAIT
IDSEL Stepping / Wait Cycle Control
This field does not apply for PCIe bridges. It always reads 0.
R
0
06
PERESP
Parity Error Response Enable
This bit controls the PEB383’s setting of the Master Data
Parity Error bit in the Status register in response to a
received poisoned TLP from PCIe.
0 = Disable the setting of the Master Data Parity Error bit.
1 = Enable the setting of the Master Data Parity Error bit.
R/W
0
05
VGAPS
VGA Palette Snoop
This field does not apply for PCIe bridges. It always reads 0.
R
0
04
MWI_EN
Memory Write Invalidate Enable
This bit controls the PEB383’s ability to translate PCIe
Memory Write Requests into PCI Memory Write and
Invalidate transactions.
0 = Do not translate Memory Write requests into PCI
Memory Write and Invalidate transactions.
1 = Promote Memory Write requests to PCI Memory Write
and Invalidate transactions.
R/W
0
03
SC
Special Cycles
This field does not apply for PCIe bridges. It always reads 0.
R
0
02
BM
Bus Master Enable
This field allows the PEB383 to perform bus-mastered
transactions on the PCIe link. The host or software driver
must ensure this bit is set to 1 for correct NTMA operation.
R/W
0
(Continued)
Bits
Name
Description
Type
Reset value